Suppr超能文献

基于样条的高精度分段多项式相位到正弦幅度转换器。

Spline-based high-accuracy piecewise-polynomial phase-to-sinusoid amplitude converters.

机构信息

Faculty of Electrical Engineering and Computing, University of Zagreb, Zagreb, Croatia.

出版信息

IEEE Trans Ultrason Ferroelectr Freq Control. 2011 Apr;58(4):711-29. doi: 10.1109/TUFFC.2011.1864.

Abstract

We propose a method for direct digital frequency synthesis (DDS) using a cubic spline piecewise-polynomial model for a phase-to-sinusoid amplitude converter (PSAC). This method offers maximum smoothness of the output signal. Closed-form expressions for the cubic polynomial coefficients are derived in the spectral domain and the performance analysis of the model is given in the time and frequency domains. We derive the closed-form performance bounds of such DDS using conventional metrics: rms and maximum absolute errors (MAE) and maximum spurious free dynamic range (SFDR) measured in the discrete time domain. The main advantages of the proposed PSAC are its simplicity, analytical tractability, and inherent numerical stability for high table resolutions. Detailed guidelines for a fixed-point implementation are given, based on the algebraic analysis of all quantization effects. The results are verified on 81 PSAC configurations with the output resolutions from 5 to 41 bits by using a bit-exact simulation. The VHDL implementation of a high-accuracy DDS based on the proposed PSAC with 28-bit input phase word and 32-bit output value achieves SFDR of its digital output signal between 180 and 207 dB, with a signal-to-noise ratio of 192 dB. Its implementation requires only one 18 kB block RAM and three 18-bit embedded multipliers in a typical field-programmable gate array (FPGA) device.

摘要

我们提出了一种使用三次样条分段多项式模型的直接数字频率合成(DDS)方法,用于相位到正弦幅度转换器(PSAC)。这种方法提供了输出信号的最大平滑度。在频域中推导出三次多项式系数的闭式表达式,并在时域和频域中给出模型的性能分析。我们使用传统的指标:均方根和最大绝对误差(MAE)和最大无杂散动态范围(SFDR)在离散时域中推导出这种 DDS 的闭式性能边界。所提出的 PSAC 的主要优点是其简单性、可分析性和固有数值稳定性,适用于高表分辨率。基于所有量化效应的代数分析,给出了定点实现的详细指南。通过使用精确仿真,对 81 种具有 5 到 41 位输出分辨率的 PSAC 配置进行了验证。基于所提出的 PSAC 的高精度 DDS 的 VHDL 实现,具有 28 位输入相位字和 32 位输出值,其数字输出信号的 SFDR 介于 180 到 207 dB 之间,信噪比为 192 dB。其实现仅需要一个 18 kB 的块 RAM 和一个典型现场可编程门阵列(FPGA)设备中的三个 18 位嵌入式乘法器。

文献AI研究员

20分钟写一篇综述,助力文献阅读效率提升50倍。

立即体验

用中文搜PubMed

大模型驱动的PubMed中文搜索引擎

马上搜索

文档翻译

学术文献翻译模型,支持多种主流文档格式。

立即体验