Suppr超能文献

全栅硅纳米片场效应晶体管侧壁界面的缺陷光谱学

Defect spectroscopy of sidewall interfaces in gate-all-around silicon nanosheet FET.

作者信息

Lee Kookjin, Kim Yeonsu, Lee Hyebin, Park Sojeong, Lee Yongwoo, Joo Min-Kyu, Ji Hyunjin, Lee Jaewoo, Chun Jungu, Sung Moonsoo, Cho Young-Hoon, Kim Doyoon, Choi Junhee, Lee Jae Woo, Jeon Dae-Young, Choi Sung-Jin, Kim Gyu-Tae

机构信息

Imec, Leuven, Belgium.

Department of Materials Science, KU Leuven, Leuven, Belgium.

出版信息

Nanotechnology. 2021 Apr 16;32(16):165202. doi: 10.1088/1361-6528/abd278.

Abstract

Through time-dependent defect spectroscopy and low-frequency noise measurements, we investigate and characterize the differences of carrier trapping processes occurred by different interfaces (top/sidewall) of the gate-all-around silicon nanosheet field-effect transistor (GAA SiNS FET). In a GAA SiNS FET fabricated by the top-down process, the traps at the sidewall interface significantly affect the device performance as the width decreases. Compare to expectations, as the width of the device decreases, the subthreshold swing (SS) increases from 120 to 230 mV/dec, resulting in less gate controllability. In narrow-width devices, the effect of traps located at the sidewall interface is significantly dominant, and the 1/f noise, also known as generation-recombination (G-R) noise, is clearly appeared with an increased time constant (τ ). In addition, the probability density distributions for the normalized current fluctuations (ΔI ) show only one Gaussian in wide-width devices, whereas they are separated into four Gaussians with increased in narrow-width devices. Therefore, fitting is performed through the carrier number fluctuation-correlated with mobility fluctuations model that separately considered the effects of sidewall. In narrow-width GAA SiNS FETs, consequently, the extracted interface trap densities (N ) distribution becomes more dominant, and the scattering parameter ([Formula: see text]) distribution increases by more than double.

摘要

通过时间相关缺陷光谱和低频噪声测量,我们研究并表征了全栅硅纳米片场效应晶体管(GAA SiNS FET)不同界面(顶部/侧壁)发生的载流子俘获过程的差异。在通过自上而下工艺制造的GAA SiNS FET中,随着宽度减小,侧壁界面处的陷阱对器件性能有显著影响。与预期相反,随着器件宽度减小,亚阈值摆幅(SS)从120增加到230 mV/dec,导致栅极可控性降低。在窄宽度器件中,位于侧壁界面的陷阱的影响明显占主导,并且1/f噪声(也称为产生-复合(G-R)噪声)明显出现,且时间常数(τ)增大。此外,归一化电流波动(ΔI)的概率密度分布在宽宽度器件中仅显示一个高斯分布,而在窄宽度器件中它们随着增加被分为四个高斯分布。因此,通过分别考虑侧壁效应的与迁移率波动相关的载流子数波动模型进行拟合。因此,在窄宽度GAA SiNS FET中,提取的界面陷阱密度(N)分布变得更加占主导,并且散射参数([公式:见文本])分布增加了一倍多。

文献AI研究员

20分钟写一篇综述,助力文献阅读效率提升50倍。

立即体验

用中文搜PubMed

大模型驱动的PubMed中文搜索引擎

马上搜索

文档翻译

学术文献翻译模型,支持多种主流文档格式。

立即体验