Nguyen An Hoang-Thuy, Nguyen Manh-Cuong, Nguyen Anh-Duy, Jeon Seung Joon, Park Noh-Hwal, Lee Jeong-Hwan, Choi Rino
3D Convergence Center at Inha University, Incheon, 22212, South Korea.
Department of Materials Science and Engineering, Inha University, Incheon, 22212, South Korea.
Nano Converg. 2024 Jan 29;11(1):5. doi: 10.1186/s40580-023-00411-4.
The concept of three-dimensional stacking of device layers has attracted significant attention with the increasing difficulty in scaling down devices. Monolithic 3D (M3D) integration provides a notable benefit in achieving a higher connection density between upper and lower device layers than through-via-silicon. Nevertheless, the practical implementation of M3D integration into commercial production faces several technological challenges. Developing an upper active channel layer for device fabrication is the primary challenge in M3D integration. The difficulty arises from the thermal budget limitation for the upper channel process because a high thermal budget process may degrade the device layers below. This paper provides an overview of the potential technologies for forming active channel layers in the upper device layers of M3D integration, particularly for complementary metal-oxide-semiconductor devices and digital circuits. Techniques are for polysilicon, single crystal silicon, and alternative channels, which can solve the temperature issue for the top layer process.
随着器件尺寸缩小难度的增加,器件层三维堆叠的概念已引起了广泛关注。与硅通孔技术相比,单片三维(M3D)集成在实现上下器件层之间更高的连接密度方面具有显著优势。然而,将M3D集成实际应用于商业生产面临着若干技术挑战。为器件制造开发上层有源沟道层是M3D集成中的主要挑战。困难源于上层沟道工艺的热预算限制,因为高热预算工艺可能会使下方的器件层性能退化。本文概述了在M3D集成的上层器件层中形成有源沟道层的潜在技术,特别是针对互补金属氧化物半导体器件和数字电路。这些技术适用于多晶硅、单晶硅和替代沟道,可解决顶层工艺的温度问题。