Soukup T J, Feuerstein R J, Heuring V P
Appl Opt. 1992 Jun 10;31(17):3233-40. doi: 10.1364/AO.31.003233.
The construction and operation of a 50-MHz 64 x 16 bit fiber-optic bit-serial delay-line memory is described. It consists of LiNbO(3) directional coupler switches, fused-fiber couplers, and a 4.17-km fiber loop. It is a subsystem of a bit-serial optical computer under construction by our group. We discuss delay and clock source stability requirements for the long delay line in the face of a limited phase error tolerance. The reliability testing of the memory subsystem is described. The degradation of data in the memory loop as the phase error tolerance is exceeded by a small amount is studied through the temperature dependence of the memory loop. Data are presented for the memory-loop stability with respect to temperature variations. The memory subsystem design and construction is presented. The results of these experiments support the feasibility of a 100-MHz 128 x 16 bit memory.
描述了一个50兆赫64×16位光纤位串行延迟线存储器的构建与运行。它由铌酸锂定向耦合器开关、熔接光纤耦合器和一个4.17千米的光纤环组成。它是我们小组正在构建的位串行光学计算机的一个子系统。面对有限的相位误差容限,我们讨论了长延迟线的延迟和时钟源稳定性要求。描述了存储器子系统的可靠性测试。通过存储器环的温度依赖性,研究了相位误差容限被少量超过时存储器环中数据的退化情况。给出了存储器环相对于温度变化的稳定性数据。介绍了存储器子系统的设计与构建。这些实验结果支持了一个100兆赫128×16位存储器的可行性。