Suppr超能文献

通过改进内部硬件设计增强传感器网络安全性。

Enhancing Sensor Network Security with Improved Internal Hardware Design.

作者信息

Wang Weizheng, Deng Zhuo, Wang Jin

机构信息

School of Computer & Communication Engineering, Changsha University of Science & Technology, Changsha 410114, China.

Hunan Provincial Key Laboratory of Intelligent Processing of Big Data on Transportation, Changsha University of Science & Technology, Changsha 410114, China.

出版信息

Sensors (Basel). 2019 Apr 12;19(8):1752. doi: 10.3390/s19081752.

Abstract

With the rapid development of the Internet-of-Things (IoT), sensors are being widely applied in industry and human life. Sensor networks based on IoT have strong Information transmission and processing capabilities. The security of sensor networks is progressively crucial. Cryptographic algorithms are widely used in sensor networks to guarantee security. Hardware implementations are preferred, since software implementations offer lower throughout and require more computational resources. Cryptographic chips should be tested in a manufacturing process and in the field to ensure their quality. As a widely used design-for-testability (DFT) technique, scan design can enhance the testability of the chips by improving the controllability and observability of the internal flip-flops. However, it may become a backdoor to leaking sensitive information related to the cipher key, and thus, threaten the security of a cryptographic chip. In this paper, a secure scan test architecture was proposed to resist scan-based noninvasive attacks on cryptographic chips with boundary scan design. Firstly, the proposed DFT architecture provides the scan chain reset mechanism by gating a mode-switching detection signal into reset input of scan cells. The contents of scan chains will be erased when the working mode is switched between test mode and functional mode, and thus, it can deter mode-switching based noninvasive attacks. Secondly, loading the secret key into scan chains of cryptographic chips is prohibited in the test mode. As a result, the test-mode-only scan attack can also be thwarted. On the other hand, shift operation under functional mode is disabled to overcome scan attack in the functional mode. The proposed secure scheme ensures the security of cryptographic chips for sensor networks with extremely low area penalty.

摘要

随着物联网(IoT)的快速发展,传感器在工业和人类生活中得到了广泛应用。基于物联网的传感器网络具有强大的信息传输和处理能力。传感器网络的安全性日益关键。加密算法在传感器网络中被广泛使用以保证安全。由于软件实现提供的吞吐量较低且需要更多计算资源,因此更倾向于硬件实现。加密芯片应在制造过程和现场进行测试以确保其质量。作为一种广泛使用的可测试性设计(DFT)技术,扫描设计可以通过提高内部触发器的可控性和可观测性来增强芯片的可测试性。然而,它可能成为泄露与密钥相关的敏感信息的后门,从而威胁加密芯片的安全。本文提出了一种安全扫描测试架构,以抵御对具有边界扫描设计的加密芯片的基于扫描的非侵入式攻击。首先,所提出的DFT架构通过将模式切换检测信号选通到扫描单元的复位输入来提供扫描链复位机制。当工作模式在测试模式和功能模式之间切换时,扫描链的内容将被擦除,因此,它可以阻止基于模式切换的非侵入式攻击。其次,在测试模式下禁止将密钥加载到加密芯片的扫描链中。结果,仅测试模式的扫描攻击也可以被挫败。另一方面,禁用功能模式下的移位操作以克服功能模式下的扫描攻击。所提出的安全方案以极低的面积代价确保了传感器网络加密芯片的安全。

https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a2ba/6515428/4907eaeb0a9f/sensors-19-01752-g001.jpg

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验