Suppr超能文献

一种用于低成本设备的基于片上系统的轻量级加密内核。

A Lightweight System-On-Chip Based Cryptographic Core for Low-Cost Devices.

作者信息

Gookyi Dennis Agyemanh Nana, Ryoo Kwangki

机构信息

Department of Information and Communication Engineering, Hanbat National University, Daejeon 34155, Korea.

出版信息

Sensors (Basel). 2022 Apr 14;22(8):3004. doi: 10.3390/s22083004.

Abstract

The backbone of the Internet of things (IoT) platform consists of tiny low-cost devices that are continuously exchanging data. These devices are usually limited in terms of hardware footprint, memory capacity, and processing power. The devices are usually insecure because implementing standard cryptographic algorithms requires the use of a large hardware footprint which leads to an increase in the prices of devices. This study implements a System-on-Chip (SoC) based lightweight cryptographic core that consists of two encryption protocols, four authentication protocols, and a key generation/exchange protocol for ultra-low-cost devices. The hardware architectures use the concept of resource sharing to minimize the hardware area. The lightweight cryptographic SoC is tested by designing a desktop software application to serve as an interface to the hardware. The design is implemented using Verilog HDL and the 130 nm CMOS cell library is used for synthesis, which results in 33 k gate equivalents at a maximum clock frequency of 50 MHz.

摘要

物联网(IoT)平台的核心由不断交换数据的微型低成本设备组成。这些设备在硬件占用空间、内存容量和处理能力方面通常受到限制。这些设备通常不安全,因为实现标准加密算法需要使用大量硬件,这会导致设备价格上涨。本研究实现了一种基于片上系统(SoC)的轻量级加密内核,该内核由两个加密协议、四个认证协议以及一个用于超低成本设备的密钥生成/交换协议组成。硬件架构采用资源共享概念以最小化硬件面积。通过设计一个桌面软件应用程序作为硬件接口来测试轻量级加密SoC。该设计使用Verilog HDL实现,并使用130纳米CMOS单元库进行综合,在最大时钟频率为50兆赫兹时,结果为33千门等效电路。

https://cdn.ncbi.nlm.nih.gov/pmc/blobs/3fe9/9030163/f47fb3ec9e91/sensors-22-03004-g001.jpg

文献AI研究员

20分钟写一篇综述,助力文献阅读效率提升50倍。

立即体验

用中文搜PubMed

大模型驱动的PubMed中文搜索引擎

马上搜索

文档翻译

学术文献翻译模型,支持多种主流文档格式。

立即体验