Lee Jongwon, Lee Jae Yong, Song Jonghyun, Sim Gapseop, Ko Hyoungho, Kong Seong Ho
Nano Convergence Technology Division, National Nanofab Center, Daejeon 34141, Korea.
School of Electronic and Electrical Engineering, Kyungpook National University, Daegu 41566, Korea.
Micromachines (Basel). 2022 Jul 5;13(7):1072. doi: 10.3390/mi13071072.
Flip-chip microbump (μ-bump) bonding technology between indium phosphide (InP) and silicon carbide (SiC) substrates for a millimeter-wave (mmW) wireless communication application is demonstrated. The proposed process of flip-chip μ-bump bonding to achieve high-yield performance utilizes a SiO-based dielectric passivation process, a sputtering-based pad metallization process, an electroplating (EP) bump process enabling a flat-top μ-bump shape, a dicing process without the peeling of the dielectric layer, and a SnAg-to-Au solder bonding process. By using the bonding process, 10 mm long InP-to-SiC coplanar waveguide (CPW) lines with 10 daisy chains interconnected with a hundred μ-bumps are fabricated. All twelve InP-to-SiC CPW lines placed on two samples, one of which has an area of approximately 11 × 10 mm, show uniform performance with insertion loss deviation within ±10% along with an average insertion loss of 0.25 dB/mm, while achieving return losses of more than 15 dB at a frequency of 30 GHz, which are comparable to insertion loss values of previously reported conventional CPW lines. In addition, an InP-to-SiC resonant tunneling diode device is fabricated for the first time and its DC and RF characteristics are investigated.
展示了用于毫米波(mmW)无线通信应用的磷化铟(InP)与碳化硅(SiC)衬底之间的倒装芯片微凸点(μ-凸点)键合技术。所提出的用于实现高产率性能的倒装芯片μ-凸点键合工艺采用了基于SiO的介电钝化工艺、基于溅射的焊盘金属化工艺、能够实现平顶μ-凸点形状的电镀(EP)凸点工艺、不会使介电层剥离的切割工艺以及SnAg到Au的焊料键合工艺。通过使用该键合工艺,制造出了具有10个菊花链且通过一百个μ-凸点相互连接的10 mm长的InP到SiC共面波导(CPW)线路。放置在两个样品上的所有十二条InP到SiC CPW线路,其中一个样品的面积约为11×10 mm,均表现出均匀的性能,插入损耗偏差在±10%以内,平均插入损耗为0.25 dB/mm,同时在30 GHz频率下实现了超过15 dB的回波损耗,这与先前报道的传统CPW线路的插入损耗值相当。此外,首次制造了InP到SiC共振隧穿二极管器件,并对其直流和射频特性进行了研究。