Chu Chun-Lin, Hsu Shu-Han, Chang Wei-Yuan, Luo Guang-Li, Chen Szu-Hung
Taiwan Semiconductor Research Institute, NARL, Hsinchu, Taiwan.
Functional Advanced Materials Engineering Research Center (FAME), Sirindhorn International Institute of Technology, Thammasat University, Pathum Thani, 12120, Thailand.
Sci Rep. 2023 Jun 9;13(1):9433. doi: 10.1038/s41598-023-36614-2.
The fabrication of vertically stacked SiGe nanosheet (NS) field-effect transistors (FETs) was demonstrated in this study. The key process technologies involved in this device fabrication are low pressure chemical vapor deposition SiGe/Si multilayer epitaxy, selective etching of Si layers over SiGe layers using tetramethyl-ammonium-hydroxide wet solution, and atomic layer deposition of YO gate dielectric. For the fabricated stacked SiGe NS p-GAAFETs with a gate length of 90 nm, I/I ratio of around 5.0 × 10 and subthreshold swing of 75 mV/dec were confirmed via electrical measurements. Moreover, owing to its high quality of YO gate dielectric, the device showed a very small drain-induced barrier-lowering phenomenon. These designs can improve the gate controllability of channel and device characteristics.
本研究展示了垂直堆叠硅锗纳米片(NS)场效应晶体管(FET)的制造过程。该器件制造所涉及的关键工艺技术包括低压化学气相沉积硅锗/硅多层外延、使用四甲基氢氧化铵湿法溶液对硅锗层上的硅层进行选择性蚀刻以及YO栅极电介质的原子层沉积。对于制造的栅长为90nm的堆叠硅锗NS p-GAAFET,通过电学测量确认了约5.0×10的I/I比和75mV/dec的亚阈值摆幅。此外,由于其高质量的YO栅极电介质,该器件表现出非常小的漏极诱导势垒降低现象。这些设计可以改善沟道的栅极可控性和器件特性。