Brzozowski Ernest, Kaminski Maciej, Taube Andrzej, Sadowski Oskar, Krol Krystian, Guziewicz Marek
Łukasiewicz Research Network-Institute of Microelectronics and Photonics, Al. Lotników 32/46, 02-668 Warsaw, Poland.
Institute of Microelectronics and Optoelectronics, Warsaw University of Technology, Ul. Koszykowa 75, 00-662 Warsaw, Poland.
Materials (Basel). 2023 Jun 14;16(12):4381. doi: 10.3390/ma16124381.
The electrical and physical properties of the SiC/SiO interfaces are critical for the reliability and performance of SiC-based MOSFETs. Optimizing the oxidation and post-oxidation processes is the most promising method of improving oxide quality, channel mobility, and thus the series resistance of the MOSFET. In this work, we analyze the effects of the POCl annealing and NO annealing processes on the electrical properties of metal-oxide-semiconductor (MOS) devices formed on 4H-SiC (0001). It is shown that combined annealing processes can result in both low interface trap density (D), which is crucial for oxide application in SiC power electronics, and high dielectric breakdown voltage comparable with those obtained via thermal oxidation in pure O. Comparative results of non-annealed, NO-annealed, and POCl-annealed oxide-semiconductor structures are shown. POCl annealing reduces the interface state density more effectively than the well-established NO annealing processes. The result of 2 × 10 cm for the interface trap density was attained for a sequence of the two-step annealing process in POCl and next in NO atmospheres. The obtained values D are comparable to the best results for the SiO/4H-SiC structures recognized in the literature, while the dielectric critical field was measured at a level ≥9 MVcm with low leakage currents at high fields. Dielectrics, which were developed in this study, have been used to fabricate the 4H-SiC MOSFET transistors successfully.
SiC/SiO界面的电学和物理特性对于基于SiC的MOSFET的可靠性和性能至关重要。优化氧化和氧化后工艺是提高氧化物质量、沟道迁移率以及MOSFET串联电阻最具前景的方法。在本工作中,我们分析了POCl退火和NO退火工艺对在4H-SiC(0001)上形成的金属氧化物半导体(MOS)器件电学性能的影响。结果表明,组合退火工艺既能实现低界面陷阱密度(D)(这对于SiC功率电子学中的氧化物应用至关重要),又能实现与在纯O中热氧化相当的高介电击穿电压。展示了未退火、NO退火和POCl退火的氧化物半导体结构的对比结果。POCl退火比成熟的NO退火工艺更有效地降低了界面态密度。对于在POCl中进行两步退火然后在NO气氛中进行两步退火的工艺序列,界面陷阱密度达到了2×10 cm的结果。所获得的D值与文献中公认的SiO/4H-SiC结构的最佳结果相当,而介电临界场在高场下以≥9 MV/cm的水平测量,漏电流较低。本研究中开发的电介质已成功用于制造4H-SiC MOSFET晶体管。