Zai Xiaohan, Dong He, Shen Zihong, Ji Delei, Dong Xue, Ran Chenxin, Wu Zhongbin
State Key Laboratory of Flexible Electronics (LOFE) & Institute of Flexible Electronics (IFE), MIIT Key Laboratory of Flexible Electronics (KLoFE), Shaanxi Key Laboratory of Flexible Electronics, Northwestern Polytechnical University, 127 West Youyi Road, Xi'an, 710072, China.
School of Flexible Electronics (SoFE) and Henan Industrial Science & Technology Institute of Flexible Electronics (HIFE), Henan University, 379 Mingli Road, Zhengzhou, 450046, China.
Adv Mater. 2025 Aug 4:e04087. doi: 10.1002/adma.202504087.
Tin (Sn)-based perovskite field-effect transistors (FETs) have garnered considerable attention as promising candidates for next-generation electronics and optoelectronics due to their exceptional charge transport properties, cost-effectiveness, and eco-friendly nature. However, owing to facile Sn vacancy formation, serious oxidation as well as uncontrollable crystallization, Sn-based perovskites generally suffer from inferior film quality with high-density defects, resulting in unfavorable self-doping effects with high hole concentrations. Furthermore, defects within the relatively thin films (tens of nanometers) of these FETs, primarily located at the surface and grain boundaries (GBs) of perovskite films, significantly impact the charge transport, ion migration, and structural stability during device operation, thereby impeding the achievement of high-performance Sn-based perovskite FETs. Herein, a comprehensive overview of defect properties, origins, and their influence on the performance of Sn-based perovskite FETs is present. In particular, the advanced defect passivation strategies, including compositional engineering, dopant modification, dimensional engineering, interface passivation, and crystallization regulation are summarized systematically. Lastly, the existing challenges and potential future prospects regarding defect engineering are proposed to achieve high-performance Sn-based perovskite FETs, which will pave the way for further large-scale integration applications.
基于锡(Sn)的钙钛矿场效应晶体管(FET)因其卓越的电荷传输特性、成本效益和环保特性,作为下一代电子和光电子领域的潜在候选材料而备受关注。然而,由于易于形成锡空位、严重氧化以及不可控结晶,基于锡的钙钛矿通常存在薄膜质量较差、缺陷密度高的问题,导致空穴浓度高的不利自掺杂效应。此外,这些FET相对较薄(几十纳米)的薄膜中的缺陷主要位于钙钛矿薄膜的表面和晶界,在器件运行过程中对电荷传输、离子迁移和结构稳定性有显著影响,从而阻碍了高性能基于锡的钙钛矿FET的实现。本文全面概述了基于锡的钙钛矿FET的缺陷特性、起源及其对性能的影响。特别系统地总结了先进的缺陷钝化策略,包括成分工程、掺杂剂改性、维度工程、界面钝化和结晶调控。最后,针对缺陷工程提出了实现高性能基于锡的钙钛矿FET的现有挑战和潜在未来前景,这将为进一步的大规模集成应用铺平道路。