Suppr超能文献

突发式直接序列码分多址(DS-CDMA)接收机载波捕获与跟踪中的数字锁相环(DPLL)实现

DPLL implementation in carrier acquisition and tracking for burst DS-CDMA receivers.

作者信息

Guan Yun-feng, Zhang Zhao-yang, Lai Li-feng

机构信息

Institute of Information and Communication Engineering, Zhejiang University, Hangzhou 310027, China.

出版信息

J Zhejiang Univ Sci. 2003 Sep-Oct;4(5):526-31. doi: 10.1631/jzus.2003.0526.

Abstract

This paper presents the architectures, algorithms, and implementation considerations of the digital phase locked loop (DPLL) used for burst-mode packet DS-CDMA receivers. As we know, carrier offset is a rather challenging problem in CDMA system. According to different applications, different DPLL forms should be adopted to correct different maximum carrier offset in CDMA systems. One classical DPLL and two novel DPLL forms are discussed in the paper. The acquisition range of carrier offset can be widened by using the two novel DPLL forms without any performance degradation such as longer acquisition time or larger variance of the phase error. The maximum acquisition range is 1/(4T), where T is the symbol period. The design can be implemented by FPGA directly.

摘要

本文介绍了用于突发模式分组DS-CDMA接收机的数字锁相环(DPLL)的架构、算法和实现考虑因素。众所周知,载波偏移是CDMA系统中一个颇具挑战性的问题。根据不同的应用,应采用不同形式的DPLL来校正CDMA系统中不同的最大载波偏移。本文讨论了一种经典的DPLL和两种新颖的DPLL形式。使用这两种新颖的DPLL形式可以扩大载波偏移的捕获范围,而不会出现任何性能下降,如捕获时间变长或相位误差方差变大。最大捕获范围是1/(4T),其中T是符号周期。该设计可直接由FPGA实现。

文献AI研究员

20分钟写一篇综述,助力文献阅读效率提升50倍。

立即体验

用中文搜PubMed

大模型驱动的PubMed中文搜索引擎

马上搜索

文档翻译

学术文献翻译模型,支持多种主流文档格式。

立即体验