Sen Bibhash, Rajoria Ayush, Sikdar Biplab K
Department of Computer Science and Engineering, National Institute of Technology, Durgapur, India.
ScientificWorldJournal. 2013 Jun 5;2013:250802. doi: 10.1155/2013/250802. Print 2013.
Further downscaling of CMOS technology becomes challenging as it faces limitation of feature size reduction. Quantum-dot cellular automata (QCA), a potential alternative to CMOS, promises efficient digital design at nanoscale. Investigations on the reduction of QCA primitives (majority gates and inverters) for various adders are limited, and very few designs exist for reference. As a result, design of adders under QCA framework is gaining its importance in recent research. This work targets developing multi-layered full adder architecture in QCA framework based on five-input majority gate proposed here. A minimum clock zone (2 clock) with high compaction (0.01 μ m(2)) for a full adder around QCA is achieved. Further, the usefulness of such design is established with the synthesis of high-level logic. Experimental results illustrate the significant improvements in design level in terms of circuit area, cell count, and clock compared to that of conventional design approaches.
随着CMOS技术面临特征尺寸缩小的限制,进一步缩小规模变得具有挑战性。量子点细胞自动机(QCA)作为CMOS的一种潜在替代方案,有望在纳米尺度上实现高效的数字设计。针对各种加法器的QCA原语(多数门和反相器)缩减的研究有限,可供参考的设计很少。因此,在QCA框架下设计加法器在最近的研究中变得越来越重要。这项工作的目标是基于本文提出的五输入多数门,在QCA框架下开发多层全加器架构。在围绕QCA的全加器中实现了具有高紧凑性(0.01μm²)的最小时钟区域(2个时钟)。此外,通过高级逻辑的综合证明了这种设计的实用性。实验结果表明,与传统设计方法相比,该设计在电路面积、单元数量和时钟方面的设计水平有显著提高。