Tang Fang, Bermak Amine, Abbes Amira, Benammar Mohieddine Amor
College of Communication Engineering, Chongqing University (CQU), Shapingba, Chongging 400044, China.
Hong Kong University of Science and Technology (HKUST), ECE Department, Clear Water Bay, Kowloon, Hong Kong.
ScientificWorldJournal. 2014 Feb 18;2014:208540. doi: 10.1155/2014/208540. eCollection 2014.
This paper presents a column-parallel continuous-time sigma delta (CTSD) ADC for mega-pixel resolution CMOS image sensor (CIS). The sigma delta modulator is implemented with a 2nd order resistor/capacitor-based loop filter. The first integrator uses a conventional operational transconductance amplifier (OTA), for the concern of a high power noise rejection. The second integrator is realized with a single-ended inverter-based amplifier, instead of a standard OTA. As a result, the power consumption is reduced, without sacrificing the noise performance. Moreover, the variable gain amplifier in the traditional column-parallel read-out circuit is merged into the front-end of the CTSD modulator. By programming the input resistance, the amplitude range of the input current can be tuned with 8 scales, which is equivalent to a traditional 2-bit preamplification function without consuming extra power and chip area. The test chip prototype is fabricated using 0.18 μm CMOS process and the measurement result shows an ADC power consumption lower than 63.5 μW under 1.4 V power supply and 50 MHz clock frequency.
本文提出了一种用于百万像素分辨率CMOS图像传感器(CIS)的列并行连续时间sigma-delta(CTSD)模数转换器。sigma-delta调制器采用基于二阶电阻/电容的环路滤波器实现。出于高功率噪声抑制的考虑,第一个积分器使用传统的运算跨导放大器(OTA)。第二个积分器采用基于单端反相器的放大器实现,而非标准OTA。结果是,在不牺牲噪声性能的情况下降低了功耗。此外,传统列并行读出电路中的可变增益放大器被合并到CTSD调制器的前端。通过对输入电阻进行编程,输入电流的幅度范围可在8个刻度上进行调整,这相当于传统的2位前置放大功能,且无需消耗额外的功率和芯片面积。测试芯片原型采用0.18μm CMOS工艺制造,测量结果表明,在1.4V电源和50MHz时钟频率下,ADC功耗低于63.5μW。