Department of Information Engineering (DII), University of Pisa; via G. Caruso 16, 56122 Pisa, Italy.
Sensors (Basel). 2020 Jul 19;20(14):4013. doi: 10.3390/s20144013.
The design of a Phase-Locked Loop (PLL) to generate the clock reference for the new Spacefibre standard is presented in this paper. Spacefibre has been recently released by the European Space Agency (ESA) and supports up to 6.25 Gbps for on-board satellite communications. Taking as a starting point a rad-hard 6.25 GHz Voltage Controlled Oscillator in 65 nm technology, this work presents the design of the key blocks for an integrated PLL: a Triple Modular Redundancy Phase/Frequency Detector, a Charge Pump, and a passive Loop Filter. The modeling activities carried out in an Advanced Design System have proven that the proposed PLL can be completely integrated on-chip, with a Loop Filter area consumption of only 6000 µm (considering the 65 nm technology). The design of active circuits has been carried out at the transistor level in a Cadence Virtuoso environment, implementing both system and layout rad-hard techniques, and different solutions are discussed in this paper. As a result, a compact (0.09 mm), low power (10.24 mW), dead zone free and rad-hard PLL is obtained with a Phase Noise below -80 dBc/Hz @ 1 MHz. A preliminary block view and floor plan of the test chip is also proposed.
本文介绍了一种用于生成新型 Spacefibre 标准时钟参考的锁相环 (PLL) 的设计。Spacefibre 是最近由欧洲航天局 (ESA) 发布的,支持高达 6.25Gbps 的星载卫星通信。本工作以 65nm 工艺的抗辐照 6.25GHz 压控振荡器为起点,提出了集成 PLL 的关键模块设计:三模冗余鉴相/鉴频器、电荷泵和无源环路滤波器。在高级设计系统中进行的建模活动证明,所提出的 PLL 可以完全集成在芯片上,环路滤波器面积仅消耗 6000µm(考虑到 65nm 技术)。在 Cadence Virtuoso 环境中,采用晶体管级对有源电路进行了设计,实现了系统和布局抗辐照技术,本文讨论了不同的解决方案。结果,得到了一种紧凑(0.09mm)、低功耗(10.24mW)、无死区且抗辐照的 PLL,其相位噪声在 1MHz 时低于-80dBc/Hz。还提出了测试芯片的初步模块视图和布局图。