Suppr超能文献

用于5G应用的CP-PLL中使用可变延迟元件的死区最小化

Dead Zone Minimization Using Variable-Delay Element in CP-PLL for 5G Applications.

作者信息

Buddha Dharani, Nanda Umakanta

机构信息

School of Electronics Engineering, VIT-AP University, Amaravati 522237, Andhra Pradesh, India.

出版信息

Micromachines (Basel). 2022 Dec 29;14(1):81. doi: 10.3390/mi14010081.

Abstract

The deadzone occurring in a phase-frequency detector (PFD) is a critical parameter that affects the performance of a phase-locked loop (PLL). Though a fixed-delay element reduces the deadzone, it creates an imbalance in the pulse-arrival time and among the up and down signals to the charge pump, which increases the phase noise in the output spectrum of the PLL. Therefore, in this work a new variable-delay element (VDE) is incorporated in the PFD to reduce the dead zone and consequently the phase noise of the PLL. The performance of the proposed PFD incorporated in PLL is analyzed using cadence virtuoso 90 nm CMOS technology, achieving a phase noise of -148.89 dBc/Hz at a frequency offset of 1 MHz, a lock time of 6.01 us, a power of 0.056 mW, and a dead zone of 110.5 ps, while operating at 3.5 GHz of frequency, making it suitable for 5G applications.

摘要

相位频率检测器(PFD)中出现的死区是影响锁相环(PLL)性能的关键参数。虽然固定延迟元件可减少死区,但它会在脉冲到达时间以及到电荷泵的上信号和下信号之间造成不平衡,这会增加PLL输出频谱中的相位噪声。因此,在这项工作中,一种新型可变延迟元件(VDE)被集成到PFD中,以减少死区,从而降低PLL的相位噪声。使用Cadence Virtuoso 90纳米CMOS技术分析了集成在PLL中的所提出的PFD的性能,在频率偏移为1兆赫兹时实现了-148.89分贝/赫兹的相位噪声、6.01微秒的锁定时间、0.056毫瓦的功耗以及110.5皮秒的死区,同时在3.5吉赫兹频率下工作,使其适用于5G应用。

https://cdn.ncbi.nlm.nih.gov/pmc/blobs/7e4a/9861741/d1895cbde5bf/micromachines-14-00081-g001.jpg

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验