Suppr超能文献

通过纳米锁定实现电气互连与连接

Electrical Interconnection and Bonding by Nano-Locking.

作者信息

Guo Jielin, Shih Yu-Chou, Shi Frank G

机构信息

Department of Materials and Manufacturing Technology, Henry Samueli School of Engineering, University of California, Irvine, CA 92617, USA.

Department of Chemical and Biomolecular Engineering, Henry Samueli School of Engineering, University of California, Irvine, CA 92617, USA.

出版信息

Nanomaterials (Basel). 2021 Jun 17;11(6):1589. doi: 10.3390/nano11061589.

Abstract

The growing demand for increased chip performance and stable reliability calls for the development of novel off-chip interconnection and bonding methods that can process good electrical, thermal, and mechanical performance simultaneously as well as superior reliability. A chip bonding method with the concept of "nano-locking" (NL) is proposed: the two surfaces are locked together for electrical interconnection, and the connection is stabilized by a dielectric adhesive filled into nanoscale valleys on the interconnecting surfaces. The general applicability of this new method was investigated by applying the method to the die-substrate bonding of two different packages from two different manufacturers. Electrical, optical, and thermal performances as well as reliability tests were carried out. The surface morphology of the bonding package substrates plays an important role in determining the contact resistance at the bonding interfaces. It was shown that samples with different roughness height distribution on the metallic surfaces formed a different total number of contacts and the contact area between the two bonding surfaces under the same bond-line thickness (BLT): a larger number of contact area resulted in a reduced electrical resistance, and thus an improved overall device performance and reliability.

摘要

对芯片性能提升和稳定可靠性的需求不断增长,这就需要开发新型的片外互连和键合方法,这些方法要能同时具备良好的电气、热和机械性能以及卓越的可靠性。提出了一种具有“纳米锁定”(NL)概念的芯片键合方法:两个表面锁定在一起以实现电气互连,并且通过填充到互连表面纳米级凹槽中的介电粘合剂来稳定连接。通过将该方法应用于来自两个不同制造商的两种不同封装的芯片与基板键合,研究了这种新方法的普遍适用性。进行了电气、光学和热性能以及可靠性测试。键合封装基板的表面形态在确定键合界面处的接触电阻方面起着重要作用。结果表明,在相同键合线厚度(BLT)下,金属表面粗糙度高度分布不同的样品形成的接触总数不同,两个键合表面之间的接触面积也不同:接触面积越大,电阻越小,从而整体器件性能和可靠性得到提高。

https://cdn.ncbi.nlm.nih.gov/pmc/blobs/5fa2/8233979/a5fa0d2e1807/nanomaterials-11-01589-g001.jpg

文献AI研究员

20分钟写一篇综述,助力文献阅读效率提升50倍。

立即体验

用中文搜PubMed

大模型驱动的PubMed中文搜索引擎

马上搜索

文档翻译

学术文献翻译模型,支持多种主流文档格式。

立即体验