Suppr超能文献

用于三维集成的具有聚酰亚胺衬里的高深宽比硅通孔的制造与电学特性研究

Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration.

作者信息

Chen Xuyan, Chen Zhiming, Xiao Lei, Hao Yigang, Wang Han, Ding Yingtao, Zhang Ziyue

机构信息

School of Integrated Circuits and Electronics, Beijing Institute of Technology, Beijing 100081, China.

出版信息

Micromachines (Basel). 2022 Jul 20;13(7):1147. doi: 10.3390/mi13071147.

Abstract

High aspect ratio (HAR) through-silicon vias (TSVs) are in urgent need to achieve smaller keep-out zones (KOZs) and higher integration density for the miniaturization of high-performance three-dimensional (3D) integration of integrated circuits (IC), micro-electro-mechanical systems (MEMS), and other devices. In this study, HAR TSVs with a diameter of 11 μm and an aspect ratio of 10:1 are successfully fabricated in a low-cost process flow. Conformal polyimide (PI) liners are deposited using a vacuum-assisted spin coating technique, and the effects of spin coating time and speed on the deposition results are discussed. Then, continuous Cu seed layers are fabricated by sequential sputtering and ultrasound-assisted electroless plating. Additionally, void-free and seamless Cu conductors are formed by electroplating. Moreover, a semi-additive method is used to fabricate the redistribution layers (RDLs) on the insulating layers of photosensitive PI (PSPI). Notably, a plasma bombardment process is introduced to remove residual PSPI in the contact windows between RDLs and central pillars. Results show that the resistance of a single TSV from a daisy chain of 144 TSVs with density of 2000/mm is about 28 mΩ. Additionally, the S-parameters of a single TSV are obtained using L-2L de-embedding technology, and the experimental and simulated results agree well. The proposed low-cost fabrication technologies and the related electrical characterization of PI-TSVs are significant for the application of HAR TSVs in modern heterogeneous integration systems.

摘要

为实现集成电路(IC)、微机电系统(MEMS)及其他器件的高性能三维(3D)集成小型化,迫切需要高纵横比(HAR)的硅通孔(TSV)来实现更小的禁止布线区(KOZ)和更高的集成密度。在本研究中,采用低成本工艺流程成功制备出直径为11μm、纵横比为10:1的HAR TSV。使用真空辅助旋涂技术沉积保形聚酰亚胺(PI)衬里,并讨论了旋涂时间和速度对沉积结果的影响。然后,通过顺序溅射和超声辅助化学镀制备连续的铜种子层。此外,通过电镀形成无空洞且无缝的铜导体。而且,采用半加成法在光敏PI(PSPI)绝缘层上制备再分布层(RDL)。值得注意的是,引入等离子体轰击工艺以去除RDL与中心柱之间接触窗口中的残留PSPI。结果表明,密度为2000/mm的144个TSV菊花链中单个TSV的电阻约为28mΩ。此外,使用L - 2L去嵌入技术获得单个TSV的S参数,实验结果与模拟结果吻合良好。所提出的低成本制造技术以及PI - TSV的相关电学特性对于HAR TSV在现代异构集成系统中的应用具有重要意义。

https://cdn.ncbi.nlm.nih.gov/pmc/blobs/116d/9323921/1bb730be504d/micromachines-13-01147-g001.jpg

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验