Yang Tao, Zhang Bao, Wang Qi, Jin Lei, Xia Zhiliang
Institute of Microelectronics of the Chinese Academy of Sciences, Beijing 100029, China.
University of Chinese Academy of Sciences, Beijing 100049, China.
Micromachines (Basel). 2023 Mar 20;14(3):686. doi: 10.3390/mi14030686.
The bit density is generally increased by stacking more layers in 3D NAND Flash. Gate-induced drain leakage (GIDL) erase is a critical enabler in the future development of 3D NAND Flash. The relationship between the drain-to-body potential () of GIDL transistors and the increasing number of layers was studied to explain the reason for the self-adaption of the GIDL erase. The dynamics controlled by the drain-to-body and drain-to-gate potential contribute to the self-adaption of the GIDL erase. Increasing the number of layers leads to a longer duration of the maximum value of (), combined with the increased drain-to-gate potential, which enhances the GIDL current and further boosts channel potential to reach the same value at different positions of the NAND string. We proposed a method based on the correlation between the duration of and the number of layers to obtain the limited layers of the GIDL erase. The limited layers allowed are more than four times the number of layers used in the current simulation. Combining the novel method of dividing the channel into multi-regions with the asynchronous GIDL erase method will be useful for further stacking more layers in 3D NAND Flash.
在3D NAND闪存中,通常通过堆叠更多层来提高位密度。栅极诱导漏极泄漏(GIDL)擦除是3D NAND闪存未来发展的关键推动因素。研究了GIDL晶体管的漏极与体电势()之间的关系以及层数增加的情况,以解释GIDL擦除自适应性的原因。由漏极与体电势以及漏极与栅极电势控制的动力学有助于GIDL擦除的自适应性。层数增加会导致()最大值的持续时间变长,同时漏极与栅极电势增加,这会增强GIDL电流,并进一步提升沟道电势,使其在NAND串的不同位置达到相同值。我们提出了一种基于()持续时间与层数之间相关性的方法,以获得GIDL擦除的有限层数。允许的有限层数是当前模拟中使用层数的四倍多。将新颖的将沟道划分为多个区域的方法与异步GIDL擦除方法相结合,将有助于在3D NAND闪存中进一步堆叠更多层。