Ko Jong Beom, Cho Seong-In, Park Sang-Hee Ko
Department of Materials Science and Engineering, Korea Advanced Institute of Science and Technology (KAIST), 291 Daehak-ro, Yuseong-gu, Daejeon 305-701, Republic of Korea.
ACS Appl Mater Interfaces. 2023 Oct 11;15(40):47799-47809. doi: 10.1021/acsami.3c10185. Epub 2023 Sep 28.
Top-gate self-aligned structured oxide thin-film transistors (TFTs) are suitable for the backplanes of high-end displays because of their low parasitic capacitances. The gate insulator (GI) deposition process should be carefully designed to manufacture a highly stable, high-mobility oxide TFT, particularly for a top-gate structure. In this study, a nanometer-thick AlO layer via plasma-enhanced atomic layer deposition (PE-ALD) is deposited on the top-gate bottom-contact structured oxide TFT as the interface tailoring layer, which can also act as the hydrogen barrier to modulate carrier generation from hydrogen incorporation into the active layer of the TFT during the following process such as postannealing. Al-doped InSnZnO (Al/ITZO) with an Al/In/Sn/Zn atomic ratio composition of 1.7:24.3:40:34 was used for high mobility oxide semiconductors, and an AlO/SiN bilayer was used for the GI. The degradation issue due to the excellent barrier characteristics of AlO and SiN can be minimized. An oxide TFT fabricated without the interface tailoring layer exhibits conductor-like characteristics owing to the excessive carrier generation by hydrogen incorporation. However, TFTs with additional interface layers exhibit reasonable characteristics and distinct trends in electrical characteristics depending on the thicknesses of the interface layers. The optimized devices exhibit an average turn-on voltage () of -0.31 V with 33.63 cm/(V s) of high mobility and 0.09 V/dec of subthreshold swing value. The interfaces between the active layer and hydrogen barriers were investigated using a high-resolution transmission electron microscope, contact angle measurement, and secondary ion mass spectroscopy to reveal the origin of the trends in properties between the devices. The top-gate device with a hydrogen barrier using the four-cycle deposition exhibits optimum electrical characteristics of both high mobility and good stability with only a 0.04 V shift of under positive-bias temperature stress (PBTS). We realize a high-end, self-aligned TFT with high mobility [34.7 cm/(V s)] and negligible shift of -0.06 V under PBTS by applying a subnanometer hydrogen barrier.
顶栅自对准结构氧化物薄膜晶体管(TFT)因其低寄生电容而适用于高端显示器的背板。为了制造高度稳定、高迁移率的氧化物TFT,特别是对于顶栅结构,栅极绝缘体(GI)沉积工艺需要精心设计。在本研究中,通过等离子体增强原子层沉积(PE-ALD)在顶栅底部接触结构氧化物TFT上沉积纳米厚的AlO层作为界面剪裁层,该层还可以作为氢阻挡层,以调节在诸如后退火等后续工艺中氢掺入TFT有源层时产生的载流子。Al/In/Sn/Zn原子比组成为1.7:24.3:40:34的Al掺杂InSnZnO(Al/ITZO)用于高迁移率氧化物半导体,AlO/SiN双层用于GI。由于AlO和SiN具有优异的阻挡特性,由此导致的退化问题可以最小化。没有界面剪裁层制造的氧化物TFT由于氢掺入导致的过量载流子产生而表现出类似导体的特性。然而,具有额外界面层的TFT表现出合理的特性,并且根据界面层的厚度在电学特性上呈现出明显的趋势。优化后的器件平均开启电压()为-0.31 V,迁移率高达33.63 cm²/(V·s),亚阈值摆幅值为0.09 V/dec。使用高分辨率透射电子显微镜、接触角测量和二次离子质谱对有源层和氢阻挡层之间的界面进行了研究,以揭示器件之间性能趋势的起源。具有使用四循环沉积的氢阻挡层的顶栅器件表现出高迁移率和良好稳定性的最佳电学特性,在正偏压温度应力(PBTS)下阈值电压仅偏移0.04 V。通过应用亚纳米氢阻挡层,我们实现了一种具有高迁移率[34.7 cm²/(V·s)]且在PBTS下阈值电压偏移可忽略不计(-0.06 V)的高端自对准TFT。