School of Electronic and Computer Engineering, Peking University, Shenzhen 518055, China.
Department of Electronic and Computer Engineering, The Hong Kong University of Science and Technology, Kowloon, Hong Kong 999077, China.
ACS Appl Mater Interfaces. 2023 Feb 15;15(6):8666-8675. doi: 10.1021/acsami.2c20176. Epub 2023 Jan 29.
An ultrathin atomic-layer-deposited (ALD) AlO gate insulator (GI) was implemented for self-aligned top-gate (SATG) amorphous InGaZnO (a-IGZO) thin-film transistors (TFTs). Although the 4.0-nm thick AlO exhibited ideal insulating properties, the interaction between ALD AlO and predeposited a-IGZO caused a relatively defective interface, thus giving rise to hysteresis and bias stress instabilities. As analyzed using high-resolution transmission electron microscopy, X-ray photoelectron spectroscopy, and the Hall measurement, the chemical reaction between the ALD precursor and a-IGZO is revealed. This was effectively prevented by preoxidizing a-IGZO with nitrous oxide (NO) plasma. With 4 nm-AlO GI and low-defect interfaces, high performance and stability were simultaneously achieved on SATG a-IGZO TFTs, including a near-ideal record-low subthreshold swing of 60.8 mV/dec, a low operation voltage below 0.4 V, a moderate mobility of 13.3 cm/V·s, a low off-current below 10 A, a large on/off ratio over 10, and negligible threshold-voltage shifts less than 0.04 V against various bias-temperature stresses. This work clarifies the vital interfacial reaction between top-gate high- dielectrics and amorphous oxide semiconductors (AOSs) and further provides a feasible way to remove this obstacle to downscaling SATG AOS TFTs.
采用原子层沉积(ALD)方法制备了超薄的氧化铝(Al2O3)栅介质(GI),用于自对准顶栅(SATG)非晶铟镓锌氧化物(a-IGZO)薄膜晶体管(TFT)。尽管 4.0nm 厚的 Al2O3 表现出理想的绝缘性能,但 ALD Al2O3 与预沉积的 a-IGZO 之间的相互作用导致了相对有缺陷的界面,从而引起了迟滞和偏压应力不稳定性。通过高分辨率透射电子显微镜、X 射线光电子能谱和 Hall 测量分析,揭示了 ALD 前驱体与 a-IGZO 之间的化学反应。通过使用氧化亚氮(NO)等离子体对 a-IGZO 进行预氧化,可以有效地防止这种反应。通过使用 4nm 的 Al2O3 GI 和低缺陷界面,在 SATG a-IGZO TFT 上同时实现了高性能和稳定性,包括近理想的记录低亚阈值摆幅 60.8mV/dec、低于 0.4V 的低工作电压、中等迁移率 13.3cm2/V·s、低于 10A 的低关态电流、超过 10 的大开关比以及在各种偏置温度应力下小于 0.04V 的可忽略的阈值电压漂移。这项工作阐明了顶栅高介电常数与非晶氧化物半导体(AOS)之间的重要界面反应,并进一步提供了一种可行的方法来消除这一缩小 SATG AOS TFT 尺寸的障碍。