Naz Syed Farah, Ahmed Suhaib, Mughal Shafqat Nabi, Asger Mohammed, Das Jadav Chandra, Mallik Saurav, Shah Mohd Asif
Department of Electrical Engineering, Indian Institute of Technology, Jammu, India.
Department of Electronics and Communication Engineering, Model Institute of Engineering and Technology, Jammu, J&K, India.
Sci Rep. 2024 Apr 13;14(1):8586. doi: 10.1038/s41598-024-59185-2.
Extensive research is now being conducted on the design and construction of logic circuits utilizing quantum-dot cellular automata (QCA) technology. This area of study is of great interest due to the inherent advantages it offers, such as its compact size, high speed, low power dissipation, and enhanced switching frequency in the nanoscale domain. This work presents a design of a highly efficient RAM cell in QCA, utilizing a combination of a 3-input and 5-input Majority Voter (MV) gate, together with a 2 × 1 Multiplexer (MUX). The proposed design is also investigated for various faults such as single cell deletion, single cell addition and single cell displacement or misalignment defects. The circuit under consideration has a high degree of fault tolerance. The functionality of the suggested design is showcased and verified through the utilization of the QCADesigner tool. Based on the observed performance correlation, it is evident that the proposed design demonstrates effectiveness in terms of cell count, area, and latency. Furthermore, it achieves a notable improvement of up to 76.72% compared to the present configuration in terms of quantum cost. The analysis of energy dissipation, conducted using the QCAPro tool, is also shown for various scenarios. It is seen that this design exhibits the lowest energy dispersion, hence enabling the development of ultra-low power designs for diverse microprocessors and microcontrollers.
目前正在对利用量子点细胞自动机(QCA)技术的逻辑电路的设计与构建进行广泛研究。由于该技术具有诸如尺寸紧凑、速度快、功耗低以及在纳米尺度领域提高开关频率等固有优势,这一研究领域备受关注。本文提出了一种QCA中高效随机存取存储器(RAM)单元的设计,该设计采用了3输入和5输入多数表决器(MV)门以及一个2×1多路复用器(MUX)的组合。还针对各种故障对所提出的设计进行了研究,如单单元删除、单单元添加以及单单元移位或未对准缺陷。所考虑的电路具有高度的容错能力。通过使用QCADesigner工具展示并验证了所建议设计的功能。基于观察到的性能相关性,很明显所提出的设计在单元数量、面积和延迟方面表现出有效性。此外,在量子成本方面,与当前配置相比,它实现了高达76.72%的显著改进。还展示了使用QCAPro工具针对各种场景进行的能量耗散分析。可以看出,该设计表现出最低的能量分散,因此能够为各种微处理器和微控制器开发超低功耗设计。