Rui Dinghai, Zhang Libin, Wei Yayi, Su Yajuan
EDA Center, Institute of Microelectronics of Chinese Academy of Sciences Beijing 100029 China
School of Integrated Circuits, University of Chinese Academy of Sciences Beijing 100049 China.
Nanoscale Adv. 2025 Sep 5. doi: 10.1039/d5na00682a.
As integrated circuit (IC) manufacturing advances toward smaller technology nodes, conventional lithography methods are increasingly challenged by the diffraction-limited resolution, escalating process complexity, and rising costs. Among these challenges, overlays have a particularly pronounced impact on manufacturing quality. To address this issue, this paper proposes a high-order overlay correction model that employs a two-dimensional fifth-order polynomial to accurately fit and characterize the distribution of overlays. The model's effectiveness is validated through finite element simulations. By incorporating an array of piezoelectric actuators, thermally induced deformation control units, and micro-mechanical clamping mechanisms, the model enables precise regulation of complex stress fields and localized temperature variations along the mask boundary, thereby enabling effective compensation of high-order overlay errors. Simulation results demonstrate that the proposed approach reduces the |mean| + 3 of overlay to below 1 nm. It achieves nearly 100% correction for 1st-order and 2nd-order overlay components, over 80% correction for 3rd-order and 4th-order components, and a correction rate of 68.16% for 5th-order errors. Multiple randomized verification tests indicate average compensation efficiencies of 96.85% in the -direction and 97.36% in the -direction, highlighting the model's robustness and consistency. In practical processes, the model successfully reduces actual wafer overlay to |mean| + 3 values of 4.22 nm and 6.26 nm in the and directions, respectively. This study presents an efficient and reliable solution for high-order overlay compensation in advanced lithography, offering significant benefits for enhancing IC manufacturing performance and reliability.
随着集成电路(IC)制造向更小的技术节点发展,传统光刻方法正日益受到衍射极限分辨率、不断升级的工艺复杂性和成本上升的挑战。在这些挑战中,套刻对制造质量的影响尤为显著。为解决这一问题,本文提出了一种高阶套刻校正模型,该模型采用二维五阶多项式来精确拟合和表征套刻分布。通过有限元模拟验证了该模型的有效性。通过结合一系列压电致动器、热致变形控制单元和微机械夹紧机构,该模型能够精确调节掩膜边界处的复杂应力场和局部温度变化,从而有效补偿高阶套刻误差。仿真结果表明,所提出的方法将套刻的|均值| + 3降低到1 nm以下。对于一阶和二阶套刻分量,其校正率接近100%;对于三阶和四阶分量,校正率超过80%;对于五阶误差,校正率为68.16%。多次随机验证测试表明,在x方向和y方向的平均补偿效率分别为96.85%和97.36%,突出了该模型的稳健性和一致性。在实际工艺中,该模型成功地将实际晶圆套刻在x方向和y方向的|均值| + 3值分别降低到4.22 nm和6.26 nm。本研究为先进光刻中的高阶套刻补偿提供了一种高效可靠的解决方案,对提高IC制造性能和可靠性具有重要意义。