IC Design and Fabrication Centre, Department of Electronics and Telecommunication Engineering, Jadavpur University, Kolkata, India.
J Med Syst. 2011 Apr;35(2):221-35. doi: 10.1007/s10916-009-9359-5. Epub 2009 Aug 27.
The paper presents the ASIC design of a digital fuzzy logic circuit for medical diagnostic applications. The system on chip under consideration uses fuzzifier, memory and defuzzifier for fuzzifying the patient data, storing the membership function values and defuzzifying the membership function values to get the output decision. The proposed circuit uses triangular trapezoidal membership functions for fuzzification patients' data. For minimizing the transistor count, the proposed circuit uses 3T XOR gates and 8T adders for its design. The entire work has been carried out using TSMC 0.35 µm CMOS process. Post layout TSPICE simulation of the whole circuit indicates a delay of 31.27 ns and the average power dissipation of the system on chip is 123.49 mW which indicates a less delay and less power dissipation than the comparable embedded systems reported earlier.
本文提出了一种用于医学诊断应用的数字模糊逻辑电路的 ASIC 设计。所考虑的片上系统使用模糊化器、存储和去模糊化器来模糊化患者数据、存储隶属函数值并对隶属函数值进行去模糊化以获得输出决策。所提出的电路使用三角形梯形隶属函数对患者数据进行模糊化。为了最小化晶体管数量,所提出的电路使用 3T XOR 门和 8T 加法器进行设计。整个工作都使用 TSMC 0.35µm CMOS 工艺完成。整个电路的后布局 TSPICE 仿真表明延迟为 31.27ns,片上系统的平均功耗为 123.49mW,这表明与之前报道的可比嵌入式系统相比,延迟更小,功耗更低。