• 文献检索
  • 文档翻译
  • 深度研究
  • 学术资讯
  • Suppr Zotero 插件Zotero 插件
  • 邀请有礼
  • 套餐&价格
  • 历史记录
应用&插件
Suppr Zotero 插件Zotero 插件浏览器插件Mac 客户端Windows 客户端微信小程序
定价
高级版会员购买积分包购买API积分包
服务
文献检索文档翻译深度研究API 文档MCP 服务
关于我们
关于 Suppr公司介绍联系我们用户协议隐私条款
关注我们

Suppr 超能文献

核心技术专利:CN118964589B侵权必究
粤ICP备2023148730 号-1Suppr @ 2026

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验

基于清洁 Si/Ge 界面的垂直纳异质结器件。

Vertical nanowire heterojunction devices based on a clean Si/Ge interface.

机构信息

Department of Electrical Engineering and Computer Science, The University of Michigan , Ann Arbor, Michigan 48109, United States.

出版信息

Nano Lett. 2013;13(11):5521-7. doi: 10.1021/nl403112a. Epub 2013 Oct 21.

DOI:10.1021/nl403112a
PMID:24134685
Abstract

Different vertical nanowire heterojunction devices were fabricated and tested based on vertical Ge nanowires grown epitaxially at low temperatures on (111) Si substrates with a sharp and clean Si/Ge interface. The nearly ideal Si/Ge heterojuctions with controlled and abrupt doping profiles were verified through material analysis and electrical characterizations. In the nSi/pGe heterojunction diode, an ideality factor of 1.16, subpicoampere reverse saturation current, and rectifying ratio of 10(6) were obtained, while the n+Si/p+Ge structure leads to Esaki tunnel diodes with a high peak tunneling current of 4.57 kA/cm(2) and negative differential resistance at room temperature. The large valence band discontinuity between the Ge and Si in the nanowire heterojunctions was further verified in the p+Si/pGe structure, which shows a rectifying behavior instead of an Ohmic contact and raises an important issue in making Ohmic contacts to heterogeneously integrated materials. A raised Si/Ge structure was further developed using a self-aligned etch process, allowing greater freedom in device design for applications such as the tunneling field-effect transistor (TFET). All measurement data can be well-explained and fitted with theoretical models with known bulk properties, suggesting that the Si/Ge nanowire system offers a very clean heterojunction interface with low defect density, and holds great potential as a platform for future high-density and high-performance electronics.

摘要

不同的垂直纳米线异质结器件是基于低温外延生长在(111)Si 衬底上的垂直 Ge 纳米线,并具有锐利且清洁的 Si/Ge 界面而制造和测试的。通过材料分析和电特性测试,证实了具有可控和陡峭掺杂分布的近乎理想的 Si/Ge 异质结。在 nSi/pGe 异质结二极管中,获得了理想因子为 1.16、亚皮安反向饱和电流和 10(6)的整流比,而 n+Si/p+Ge 结构则导致室温下具有 4.57 kA/cm(2)高隧道电流和负微分电阻的 Esaki 隧道二极管。在纳米线异质结中,Ge 和 Si 之间的大价带不连续性在 p+Si/pGe 结构中得到了进一步验证,该结构表现出整流行为而不是欧姆接触,这在对异质集成材料进行欧姆接触时提出了一个重要问题。通过自对准刻蚀工艺进一步开发了凸起的 Si/Ge 结构,为应用(如隧穿场效应晶体管 (TFET))提供了更大的器件设计自由度。所有测量数据都可以用具有已知体性质的理论模型很好地解释和拟合,这表明 Si/Ge 纳米线系统提供了具有低缺陷密度的非常清洁的异质结界面,并且作为未来高密度和高性能电子学的平台具有巨大的潜力。

相似文献

1
Vertical nanowire heterojunction devices based on a clean Si/Ge interface.基于清洁 Si/Ge 界面的垂直纳异质结器件。
Nano Lett. 2013;13(11):5521-7. doi: 10.1021/nl403112a. Epub 2013 Oct 21.
2
Transport modulation in Ge/Si core/shell nanowires through controlled synthesis of doped Si shells.通过控制掺杂硅壳的合成来调制 Ge/Si 核壳纳米线中的输运
Nano Lett. 2011 Apr 13;11(4):1406-11. doi: 10.1021/nl1031138. Epub 2011 Mar 21.
3
Combining axial and radial nanowire heterostructures: radial Esaki diodes and tunnel field-effect transistors.结合轴向和径向纳米线异质结构:径向 Esaki 二极管和隧道场效应晶体管。
Nano Lett. 2013;13(12):5919-24. doi: 10.1021/nl4029494. Epub 2013 Nov 18.
4
Ge/Si nanowire heterostructures as high-performance field-effect transistors.作为高性能场效应晶体管的锗/硅纳米线异质结构
Nature. 2006 May 25;441(7092):489-93. doi: 10.1038/nature04796.
5
Diameter-dependent composition of vapor-liquid-solid grown Si(1-x)Ge(x) nanowires.气-液-固生长的Si(1-x)Ge(x)纳米线的直径依赖性组成
Nano Lett. 2007 Oct;7(10):3241-5. doi: 10.1021/nl071132u. Epub 2007 Sep 26.
6
Silicon nanowire Esaki diodes.硅纳米线 Esaki 二极管。
Nano Lett. 2012 Feb 8;12(2):699-703. doi: 10.1021/nl2035964. Epub 2012 Jan 6.
7
Vertical Ge/Si Core/Shell Nanowire Junctionless Transistor.垂直 Ge/Si 核壳纳米线结less 晶体管。
Nano Lett. 2016 Jan 13;16(1):420-6. doi: 10.1021/acs.nanolett.5b04038. Epub 2015 Dec 21.
8
Significant reduction of thermal conductivity in Si/Ge core-shell nanowires.硅/锗核壳纳米线中热导率的显著降低。
Nano Lett. 2011 Feb 9;11(2):618-23. doi: 10.1021/nl103718a. Epub 2010 Dec 9.
9
Growth of heterojunctions in Si-Ge alloy nanowires by altering AuGeSi eutectic composition using an approach based on thermal oxidation.通过基于热氧化的方法改变金锗硅共晶成分来实现硅锗合金纳米线中异质结的生长。
Nanotechnology. 2019 Jul 12;30(28):284002. doi: 10.1088/1361-6528/ab135f. Epub 2019 Mar 26.
10
Misfit-guided self-organization of anticorrelated Ge quantum dot arrays on Si nanowires.硅纳米线中失配引导的反相关 Ge 量子点阵列的自组织。
Nano Lett. 2012 Sep 12;12(9):4757-62. doi: 10.1021/nl302190e. Epub 2012 Aug 16.