• 文献检索
  • 文档翻译
  • 深度研究
  • 学术资讯
  • Suppr Zotero 插件Zotero 插件
  • 邀请有礼
  • 套餐&价格
  • 历史记录
应用&插件
Suppr Zotero 插件Zotero 插件浏览器插件Mac 客户端Windows 客户端微信小程序
定价
高级版会员购买积分包购买API积分包
服务
文献检索文档翻译深度研究API 文档MCP 服务
关于我们
关于 Suppr公司介绍联系我们用户协议隐私条款
关注我们

Suppr 超能文献

核心技术专利:CN118964589B侵权必究
粤ICP备2023148730 号-1Suppr @ 2026

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验

采用稳健应力模拟方法对具有凹陷型浅沟槽隔离(STI)图案的硅基NMOSFET进行结构优化。

Structural Optimizations of Silicon Based NMOSFETs with a Sunken STI Pattern by Using a Robust Stress Simulation Methodology.

作者信息

Lee Chang-Chun, Liu Chuan-Hsi, Cheng Hsien-Chie, Deng Rong Hao

出版信息

J Nanosci Nanotechnol. 2015 Mar;15(3):2179-84. doi: 10.1166/jnn.2015.10226.

DOI:10.1166/jnn.2015.10226
PMID:26413637
Abstract

As the strained engineering technology of metal-oxide-semiconductor field effect transistors (MOSFET) is scaled beyond the 22 nm node critical dimension, shallow trench isolation (STI) becomes one of the most important resolutions for isolate devices to enhance the carrier mobility of advanced transistors. Several key design factors of n-type MOSFET (NMOSFET) under the resultant loadings of STI structures and contact etching stop layers are sensitively analyzed for silicon channel stress via finite element method-based simulations integrated with the use of design of experienmnts. NMOSFETs with 15 nm deep sunken STI have achieved a ~5% mobility enhancement as compared with a regular STI shape. By adopting simulation-based factorial designs, we have determined that the design factor of recess depth in STI is a critical factor influencing device performance. Moreover, a response surface curve on carrier mobility of NMOSFET under a consideration of combining the sunken STI and source/drain lengths is further presented in this research.

摘要

随着金属氧化物半导体场效应晶体管(MOSFET)的应变工程技术缩小至22纳米节点关键尺寸以下,浅沟槽隔离(STI)成为隔离器件以提高先进晶体管载流子迁移率的最重要解决方案之一。通过基于有限元方法的模拟并结合实验设计,对n型MOSFET(NMOSFET)在STI结构和接触蚀刻停止层的合成负载下的几个关键设计因素进行了敏感分析,以研究硅沟道应力。与常规STI形状相比,具有15纳米深凹陷STI的NMOSFET实现了约5%的迁移率增强。通过采用基于模拟的析因设计,我们确定了STI中凹陷深度的设计因素是影响器件性能的关键因素。此外,本研究进一步给出了在考虑凹陷STI和源极/漏极长度组合的情况下NMOSFET载流子迁移率的响应面曲线。

相似文献

1
Structural Optimizations of Silicon Based NMOSFETs with a Sunken STI Pattern by Using a Robust Stress Simulation Methodology.采用稳健应力模拟方法对具有凹陷型浅沟槽隔离(STI)图案的硅基NMOSFET进行结构优化。
J Nanosci Nanotechnol. 2015 Mar;15(3):2179-84. doi: 10.1166/jnn.2015.10226.
2
Comparison of NMOSFET and PMOSFET devices that combine CESL stressor and SiGe channel.
J Nanosci Nanotechnol. 2013 Dec;13(12):8127-32. doi: 10.1166/jnn.2013.8209.
3
Comprehensive Stress Effect of Thin Coatings and Silicon-Carbon Lattice Mismatch on Nano-Scaled Transistors with Protruding Poly Gate.
J Nanosci Nanotechnol. 2020 Feb 1;20(2):760-768. doi: 10.1166/jnn.2020.16909.
4
A Resultant Stress Effect of Contact Etching Stop Layer and Geometrical Designs of Poly Gate on Nanoscaled nMOSFETs with a Si1-xGe(x) Channel.具有Si1-xGe(x)沟道的纳米级nMOSFET中接触蚀刻停止层和多晶硅栅几何设计的合成应力效应
J Nanosci Nanotechnol. 2015 Mar;15(3):2173-8. doi: 10.1166/jnn.2015.10227.
5
The Impacts of Contact Etch Stop Layer Thickness and Gate Height on Channel Stress in Strained N-Metal Oxide Semiconductor Field Effect Transistors.接触蚀刻停止层厚度和栅极高度对应变N型金属氧化物半导体场效应晶体管沟道应力的影响
J Nanosci Nanotechnol. 2015 Apr;15(4):2673-9. doi: 10.1166/jnn.2015.9834.
6
Strain engineering of nanoscale Si P-type metal-oxide-semiconductor field-effect transistor devices with SiGe alloy integrated with contact-etch-stop layer stressors.具有集成了接触蚀刻停止层应力源的SiGe合金的纳米级硅P型金属氧化物半导体场效应晶体管器件的应变工程。
J Nanosci Nanotechnol. 2012 Jul;12(7):5402-6. doi: 10.1166/jnn.2012.6278.
7
Stress impact of a tensile contact etch stop layer on nanoscale strained NMOSFETs embedded with a silicon-carbon alloy stressor.
J Nanosci Nanotechnol. 2012 Jul;12(7):5342-6. doi: 10.1166/jnn.2012.6279.
8
Impact of strain engineering on nanoscale strained InGaAs MOSFET devices.应变工程对纳米级应变铟镓砷金属氧化物半导体场效应晶体管器件的影响。
J Nanosci Nanotechnol. 2011 Jul;11(7):5623-7. doi: 10.1166/jnn.2011.4341.
9
Analysis of Stress Effect on (110)-Oriented Single-Gate SOI nMOSFETs Using a Silicon-Thickness-Dependent Deformation Potential.使用与硅厚度相关的形变势分析应力对(110)取向单栅SOI nMOSFET的影响。
J Nanosci Nanotechnol. 2016 May;16(5):5150-4. doi: 10.1166/jnn.2016.12239.
10
Influence of Different Device Structures on the Degradation for Trench-Gate SiC MOSFETs: Taking Avalanche Stress as an Example.不同器件结构对沟槽栅SiC MOSFET退化的影响:以雪崩应力为例
Materials (Basel). 2022 Jan 8;15(2):457. doi: 10.3390/ma15020457.