• 文献检索
  • 文档翻译
  • 深度研究
  • 学术资讯
  • Suppr Zotero 插件Zotero 插件
  • 邀请有礼
  • 套餐&价格
  • 历史记录
应用&插件
Suppr Zotero 插件Zotero 插件浏览器插件Mac 客户端Windows 客户端微信小程序
定价
高级版会员购买积分包购买API积分包
服务
文献检索文档翻译深度研究API 文档MCP 服务
关于我们
关于 Suppr公司介绍联系我们用户协议隐私条款
关注我们

Suppr 超能文献

核心技术专利:CN118964589B侵权必究
粤ICP备2023148730 号-1Suppr @ 2026

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验

Comprehensive Stress Effect of Thin Coatings and Silicon-Carbon Lattice Mismatch on Nano-Scaled Transistors with Protruding Poly Gate.

作者信息

Lee Chang-Chun, Huang Pei-Chen

机构信息

Department of Power Mechanical Engineering, National Tsing Hua University, No. 101, Section 2, Hsinchu, Taiwan 30013, R.O.C.

出版信息

J Nanosci Nanotechnol. 2020 Feb 1;20(2):760-768. doi: 10.1166/jnn.2020.16909.

DOI:10.1166/jnn.2020.16909
PMID:31383071
Abstract

Enhancing the mobility in metal-oxide-semiconductor field-effect transistors (MOSFETs) with narrow channel widths is highly sensitive to the stress effects of Si channel when related advanced strain engineering is introduced and is compatible with semiconductor processes. In practice, layouts have significant effect on the device performance, especially for the protruding gate width on shallow trench isolation structures. The geometric parameter is investigated by systematically analysing an n-channel MOSFET composed of silicon-carbon (SiC) stressors embedded in the source and drain (S/D) regions and a tensile contact etch stop layer (CESL) using three-dimensional finite element simulation. Tensile CESL (1.1 GPa) and a SiC S/D stressor with a carbon mole fraction of 1.65% are loaded on the structure. The difference in the interactive percentages between the mechanical bending effect of the CESL from the top of the poly gate and the downward force of the CESL adjacent to the spacer sidewall of the gate occurs when the protruding gate width is increased. Results indicate that mobility was highly enhanced by approximately 72.5% at a width of approximately 0.2 m. The mechanical bending effect becomes dominant when the gate width is more than 0.2 m. Consequently, the mobility gain decays and consequently converges toward a constant.

摘要

相似文献

1
Comprehensive Stress Effect of Thin Coatings and Silicon-Carbon Lattice Mismatch on Nano-Scaled Transistors with Protruding Poly Gate.
J Nanosci Nanotechnol. 2020 Feb 1;20(2):760-768. doi: 10.1166/jnn.2020.16909.
2
The Impacts of Contact Etch Stop Layer Thickness and Gate Height on Channel Stress in Strained N-Metal Oxide Semiconductor Field Effect Transistors.接触蚀刻停止层厚度和栅极高度对应变N型金属氧化物半导体场效应晶体管沟道应力的影响
J Nanosci Nanotechnol. 2015 Apr;15(4):2673-9. doi: 10.1166/jnn.2015.9834.
3
Stress impact of a tensile contact etch stop layer on nanoscale strained NMOSFETs embedded with a silicon-carbon alloy stressor.
J Nanosci Nanotechnol. 2012 Jul;12(7):5342-6. doi: 10.1166/jnn.2012.6279.
4
Strain engineering of nanoscale Si P-type metal-oxide-semiconductor field-effect transistor devices with SiGe alloy integrated with contact-etch-stop layer stressors.具有集成了接触蚀刻停止层应力源的SiGe合金的纳米级硅P型金属氧化物半导体场效应晶体管器件的应变工程。
J Nanosci Nanotechnol. 2012 Jul;12(7):5402-6. doi: 10.1166/jnn.2012.6278.
5
A Resultant Stress Effect of Contact Etching Stop Layer and Geometrical Designs of Poly Gate on Nanoscaled nMOSFETs with a Si1-xGe(x) Channel.具有Si1-xGe(x)沟道的纳米级nMOSFET中接触蚀刻停止层和多晶硅栅几何设计的合成应力效应
J Nanosci Nanotechnol. 2015 Mar;15(3):2173-8. doi: 10.1166/jnn.2015.10227.
6
Size and shape effect of SiC source/drain on strained Si.
J Nanosci Nanotechnol. 2014 Oct;14(10):7679-82. doi: 10.1166/jnn.2014.9382.
7
Influence of Different Device Structures on the Degradation for Trench-Gate SiC MOSFETs: Taking Avalanche Stress as an Example.不同器件结构对沟槽栅SiC MOSFET退化的影响:以雪崩应力为例
Materials (Basel). 2022 Jan 8;15(2):457. doi: 10.3390/ma15020457.
8
Electrical Characteristics of the Uniaxial-Strained nMOSFET with a Fluorinated HfO₂/SiON Gate Stack.具有氟化HfO₂/SiON栅堆叠的单轴应变nMOSFET的电学特性
Materials (Basel). 2014 Mar 20;7(3):2370-2381. doi: 10.3390/ma7032370.
9
Structural Optimizations of Silicon Based NMOSFETs with a Sunken STI Pattern by Using a Robust Stress Simulation Methodology.采用稳健应力模拟方法对具有凹陷型浅沟槽隔离(STI)图案的硅基NMOSFET进行结构优化。
J Nanosci Nanotechnol. 2015 Mar;15(3):2179-84. doi: 10.1166/jnn.2015.10226.
10
Comparison of NMOSFET and PMOSFET devices that combine CESL stressor and SiGe channel.
J Nanosci Nanotechnol. 2013 Dec;13(12):8127-32. doi: 10.1166/jnn.2013.8209.