Academy of Fundamental and Interdisciplinary Science, ‡School of Materials Science and Engineering, Harbin Institute of Technology , Harbin 150080, China.
ACS Appl Mater Interfaces. 2015 Dec 9;7(48):26691-5. doi: 10.1021/acsami.5b08635. Epub 2015 Nov 25.
We report a modulation of threshold voltage instability of back-gated multilayer InSe FETs by gate bias stress. The performance stability of multilayer InSe FETs is affected by gate bias polar, gate bias stress time and gate bias sweep rate under ambient conditions. The on-current increases and threshold voltage shifts to negative gate bias stress direction with negative bias stress applied, which are opposite to that of positive bias stress. The intensity of gate bias stress effect is influenced by applied gate bias time and the sweep rate of gate bias stress. The behavior can be explained by the surface charge trapping model due to the adsorbing/desorbing oxygen and/or water molecules on the InSe surface. This study offers an opportunity to understand gate bias stress modulation of performance instability of back-gated multilayer InSe FETs and provides a clue for designing desirable InSe nanoelectronic and optoelectronic devices.
我们报告了背栅多层 InSe FET 阈值电压不稳定性通过栅偏压应力的调制。在环境条件下,栅偏压极性、栅偏压应力时间和栅偏压扫描率会影响多层 InSe FET 的性能稳定性。在施加负偏压应力时,导通电流增加,阈值电压向负栅偏压方向移动,与正偏压应力的情况相反。栅偏压应力效应的强度受施加栅偏压时间和栅偏压应力扫描率的影响。这种行为可以用表面电荷俘获模型来解释,这是由于 InSe 表面吸附/解吸的氧和/或水分子引起的。本研究为理解背栅多层 InSe FET 性能不稳定性的栅偏压应力调制提供了机会,并为设计理想的 InSe 纳电子和光电子器件提供了线索。