Lan Changyong, Yip SenPo, Kang Xiaolin, Meng You, Bu Xiuming, Ho Johnny C
State Key Laboratory of Electronic Thin Films and Integrated Devices, and School of Optoelectronic Science and Engineering, University of Electronic Science and Technology of China, Chengdu 610054, P. R. China.
Key Laboratory of Advanced Materials Processing & Mold (Zhengzhou University), Ministry of Education, Zhengzhou 450002, P. R. China.
ACS Appl Mater Interfaces. 2020 Dec 16;12(50):56330-56337. doi: 10.1021/acsami.0c17317. Epub 2020 Dec 8.
Because of the excellent electrical properties, III-V semiconductor nanowires are promising building blocks for next-generation electronics; however, their rich surface states inevitably contribute large amounts of charge traps, leading to gate bias stress instability and hysteresis characteristics in nanowire field-effect transistors (FETs). Here, we investigated thoroughly the gate bias stress and hysteresis effects in InAs nanowire FETs. It is observed that the output current decreases together with the threshold voltage shifting to the positive direction when a positive gate bias stress is applied, and vice versa for the negative gate bias stress. For double-sweep transfer characteristics, the significant hysteresis behavior is observed, depending heavily on the sweeping rate and range. On the basis of complementary investigations of these devices, charge traps are confirmed to be the dominant factor for these instability effects. Importantly, the hysteresis can be simulated well by utilizing a combination of the rate equation for electron density and the empirical model for electron mobility. This provides an accurate evaluation of carrier mobility, which is in distinct contrast to the overestimation of mobility when using the transconductance for calculation. All these findings are important for understanding the charge trap dynamics to further enhance the device performance of nanowire FETs.
由于具有优异的电学性能,III-V族半导体纳米线是下一代电子器件很有前景的构建单元;然而,其丰富的表面态不可避免地会产生大量电荷陷阱,导致纳米线场效应晶体管(FET)出现栅极偏置应力不稳定性和滞后特性。在此,我们深入研究了InAs纳米线FET中的栅极偏置应力和滞后效应。观察到,当施加正栅极偏置应力时,输出电流会随着阈值电压向正方向移动而减小,负栅极偏置应力时情况则相反。对于双扫描转移特性,观察到显著的滞后行为,这在很大程度上取决于扫描速率和范围。基于对这些器件的补充研究,电荷陷阱被确认为这些不稳定性效应的主要因素。重要的是,通过结合电子密度速率方程和电子迁移率经验模型,可以很好地模拟滞后现象。这提供了对载流子迁移率的准确评估,这与使用跨导进行计算时对迁移率的高估形成鲜明对比。所有这些发现对于理解电荷陷阱动力学以进一步提高纳米线FET的器件性能都很重要。