Miyata Noriyuki
National Institute of Advanced Industrial Science and Technology (AIST), Central 5, 1-1-1 Higashi, Tsukuba, Ibaraki, 305-8565, Japan.
Sci Rep. 2018 May 31;8(1):8486. doi: 10.1038/s41598-018-26692-y.
Various nonvolatile memory devices have been investigated to replace Si-based flash memories or emulate synaptic plasticity for next-generation neuromorphic computing. A crucial criterion to achieve low-cost high-density memory chips is material compatibility with conventional Si technologies. In this paper, we propose and demonstrate a new memory concept, interface dipole modulation (IDM) memory. IDM can be integrated as a Si field-effect transistor (FET) based memory device. The first demonstration of this concept employed a HfO/Si MOS capacitor where the interface monolayer (ML) TiO functions as a dipole modulator. However, this configuration is unsuitable for Si-FET-based devices due to its large interface state density (D ). Consequently, we propose, a multi-stacked amorphous HfO/1-ML TiO/SiO IDM structure to realize a low D and a wide memory window. Herein we describe the quasi-static and pulse response characteristics of multi-stacked IDM MOS capacitors and demonstrate flash-type and analog memory operations of an IDM FET device.
为了替代基于硅的闪存或模拟突触可塑性以用于下一代神经形态计算,人们已经对各种非易失性存储器件进行了研究。实现低成本高密度存储芯片的一个关键标准是与传统硅技术的材料兼容性。在本文中,我们提出并展示了一种新的存储概念,即界面偶极调制(IDM)存储器。IDM可以集成成为一种基于硅场效应晶体管(FET)的存储器件。该概念的首次演示采用了HfO/Si金属氧化物半导体电容器,其中界面单层(ML)TiO充当偶极调制器。然而,由于其较大的界面态密度(D ),这种配置不适用于基于硅FET的器件。因此,我们提出一种多堆叠非晶HfO/1-ML TiO/SiO IDM结构,以实现低D 和宽存储窗口。在此,我们描述了多堆叠IDM MOS电容器的准静态和脉冲响应特性,并展示了IDM FET器件的闪存型和模拟存储操作。