Suppr超能文献

互连金属与介质中间层之间的热边界电阻对深亚微米超大规模集成电路中互连温度升高的影响

Effect of Thermal Boundary Resistance between the Interconnect Metal and Dielectric Interlayer on Temperature Increase of Interconnects in Deeply Scaled VLSI.

作者信息

Zhan Tianzhuo, Oda Kaito, Ma Shuaizhe, Tomita Motohiro, Jin Zhicheng, Takezawa Hiroki, Mesaki Kohei, Wu Yen-Ju, Xu Yibin, Matsukawa Takashi, Matsuki Takeo, Watanabe Takanobu

机构信息

Waseda University, 3-4-1 O̅okubo, Shinjuku-ku, Tokyo 169-8555, Japan.

National Institute for Materials Science, 1-2-1 Sengen, Tsukuba 305-0047, Japan.

出版信息

ACS Appl Mater Interfaces. 2020 May 13;12(19):22347-22356. doi: 10.1021/acsami.0c03010. Epub 2020 Apr 30.

Abstract

Temperature increase in the continuously narrowing interconnects accelerates the performance and reliability degradation of very large scale integration (VLSI). Thermal boundary resistance (TBR) between an interconnect metal and dielectric interlayer has been neglected or treated approximately in conventional thermal analyses, resulting in significant uncertainties in performance and reliability. In this study, we investigated the effects of TBR between an interconnect metal and dielectric interlayer on temperature increase of Cu, Co, and Ru interconnects in deeply scaled VLSI. Results indicate that the measured TBR is significantly higher than the values predicted by the diffuse mismatch model and varies widely from 1 × 10 to 1 × 10 m K W depending on the liner/barrier layer used. Finite element method simulations show that such a high TBR can cause a temperature increase of hundreds of degrees in the future VLSI interconnect. Characterization of interface properties shows the significant importance of interdiffusion and adhesion in TBR. For future advanced interconnects, Ru is better than Co for heat dissipation in terms of TBR. This study provides a guideline for the thermal management in deeply scaled VLSI.

摘要

在不断缩小的互连线中,温度升高会加速超大规模集成电路(VLSI)的性能和可靠性退化。在传统热分析中,互连金属与介质层间的热边界电阻(TBR)一直被忽略或近似处理,这导致了性能和可靠性方面的显著不确定性。在本研究中,我们研究了互连金属与介质层间的TBR对深度缩放VLSI中铜、钴和钌互连线温度升高的影响。结果表明,测得的TBR显著高于扩散失配模型预测的值,并且根据所使用的衬垫/阻挡层不同,其值在1×10 至1×10 m²K/W之间有很大变化。有限元方法模拟表明,如此高的TBR会在未来的VLSI互连线中导致数百摄氏度的温度升高。界面特性表征显示了互扩散和粘附在TBR中的重要性。对于未来的先进互连线,就TBR而言,钌在散热方面比钴更好。本研究为深度缩放VLSI中的热管理提供了指导方针。

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验