Yoon Chankeun, Moon Seungjun, Shin Changhwan
Department of Electrical and Computer Engineering, Sungkyunkwan University, Suwon, 16419, Korea.
Nano Converg. 2020 Jun 1;7(1):19. doi: 10.1186/s40580-020-00230-x.
In this work, the measured electrical characteristics of a fully depleted silicon-on-insulator (FDSOI) device and fin-shaped field-effect transistor (FinFET), whose gate electrode is connected in series to the bottom electrode of a ferroelectric capacitor (FE-FDSOI/FE-FinFET), are experimentally studied. The hysteretic property in input transfer characteristic of those devices is desirable for memory device applications, so that the understanding and modulating the hysteresis window is a key knob in designing the devices. It is experimentally observed that the hysteresis window of FE-FDSOI/FE-FinFET is decreased with (i) increasing the area of the ferroelectric capacitor and/or (ii) decreasing the gate area of baseline FET. The way how to control the hysteresis window of FE-FDSOI/FE-FinFET is proposed and discussed in detail.
在这项工作中,对一种全耗尽绝缘体上硅(FDSOI)器件和鳍式场效应晶体管(FinFET)的电学特性进行了实验研究,其栅电极与铁电电容器(FE-FDSOI/FE-FinFET)的底部电极串联连接。这些器件输入传输特性中的滞后特性对于存储器件应用是理想的,因此理解和调制滞后窗口是设计这些器件的关键因素。实验观察到,FE-FDSOI/FE-FinFET的滞后窗口会随着(i)铁电电容器面积的增加和/或(ii)基线场效应晶体管栅极面积的减小而减小。本文提出并详细讨论了控制FE-FDSOI/FE-FinFET滞后窗口的方法。