Rahman Md Mamunur, Shin Ki-Yong, Kim Tae-Woo
School of Electrical Engineering, University of Ulsan, Ulsan 44610, Korea.
Materials (Basel). 2020 Dec 19;13(24):5809. doi: 10.3390/ma13245809.
Frequency dispersion in the accumulation region seen in multifrequency capacitance-voltage characterization, which is believed to be caused mainly by border traps, is a concerning issue in present-day devices. Because these traps are a fundamental property of oxides, their formation is expected to be affected to some extent by the parameters of oxide growth caused by atomic layer deposition (ALD). In this study, the effects of variation in two ALD conditions, deposition temperature and purge time, on the formation of near-interfacial oxide traps in the AlO dielectric are examined. In addition to the evaluation of these border traps, the most commonly examined electrical traps-i.e., interface traps-are also investigated along with the hysteresis, permittivity, reliability, and leakage current. The results reveal that a higher deposition temperature helps to minimize the formation of border traps and suppress leakage current but adversely affects the oxide/semiconductor interface and the permittivity of the deposited film. In contrast, a longer purge time provides a high-quality atomic-layer-deposited film which has fewer electrical traps and reasonable values of permittivity and breakdown voltage. These findings indicate that a moderate ALD temperature along with a sufficiently long purge time will provide an oxide film with fewer electrical traps, a reasonable permittivity, and a low leakage current.
在多频电容 - 电压特性中积累区出现的频率色散,据信主要由边界陷阱引起,这是当今器件中一个令人担忧的问题。由于这些陷阱是氧化物的基本特性,其形成预计会在一定程度上受到原子层沉积(ALD)引起的氧化物生长参数的影响。在本研究中,研究了两种ALD条件(沉积温度和吹扫时间)的变化对AlO电介质中近界面氧化物陷阱形成的影响。除了对这些边界陷阱进行评估外,还对最常研究的电陷阱——即界面陷阱——以及滞后、介电常数、可靠性和漏电流进行了研究。结果表明,较高的沉积温度有助于最小化边界陷阱的形成并抑制漏电流,但对氧化物/半导体界面和沉积膜的介电常数有不利影响。相比之下,较长的吹扫时间可提供高质量的原子层沉积膜,该膜具有较少的电陷阱以及合理的介电常数和击穿电压值。这些发现表明,适中的ALD温度以及足够长的吹扫时间将提供具有较少电陷阱、合理介电常数和低漏电流的氧化膜。