Ghoshal Tandra, Senthamaraikannan Ramsankar, Shaw Matthew T, Lundy Ross, Selkirk Andrew, Morris Michael A
School of Chemistry, AMBER and CRANN, Trinity College Dublin, Dublin, Ireland D02 AK60.
Intel Ireland Ltd., Collinstown Industrial Park, Leixlip, Co. Kildare, Ireland W23 CX68.
ACS Nano. 2021 Jun 22;15(6):9550-9558. doi: 10.1021/acsnano.0c09232. Epub 2021 May 27.
We demonstrate the fabrication of sub-20 nm gate-all-around silicon (Si) nanowire field effect transistor structures using self-assembly. To create nanopatterned Si feature arrays, a block-copolymer-assisted hard mask approach was utilized using a topographically patterned substrate with well-defined SiN features for graphoepitaxially alignment of the self-assembled patterns. Microphase-separated long-range ordered polystyrene--poly(ethylene oxide) (PS--PEO) block-copolymer-derived dot and line nanopatterns were achieved by a thermo-solvent approach within the substrate topographically defined channels of various widths and lengths. Solvent annealing parameters (temperature, annealing time, .) were varied to achieve the desired patterns. The BCP structures were modified by anhydrous ethanol to facilitate insertion of iron oxide features within the graphoepitaxial trenches that maintained the parent BCP arrangements. Vertical and horizontal ordered Si nanowire structures within trenches were fabricated using the iron oxide features as hard masks in an inductively coupled plasma (ICP) etch process. Cross-sectional micrographs depict wires of persistent width and flat sidewalls indicating the effectiveness of the mask. The aspect ratios could be varied by varying etch times. The sharp boundaries between the transistor components was also examined through the elemental mapping.
我们展示了使用自组装方法制造20纳米以下的全栅硅(Si)纳米线场效应晶体管结构。为了创建纳米图案化的硅特征阵列,采用了一种嵌段共聚物辅助的硬掩膜方法,使用具有明确氮化硅特征的地形图案化衬底,用于自组装图案的图形外延对准。通过热溶剂方法,在各种宽度和长度的地形限定通道内,实现了微相分离的长程有序聚苯乙烯 - 聚环氧乙烷(PS - PEO)嵌段共聚物衍生的点和线纳米图案。改变溶剂退火参数(温度、退火时间等)以获得所需的图案。通过无水乙醇对BCP结构进行改性,以促进在保持母BCP排列的图形外延沟槽内插入氧化铁特征。在电感耦合等离子体(ICP)蚀刻工艺中,使用氧化铁特征作为硬掩膜,在沟槽内制造垂直和水平有序的硅纳米线结构。横截面显微照片描绘了宽度恒定且侧壁平坦的导线,表明掩膜的有效性。纵横比可以通过改变蚀刻时间来改变。还通过元素映射检查了晶体管组件之间的清晰边界。