• 文献检索
  • 文档翻译
  • 深度研究
  • 学术资讯
  • Suppr Zotero 插件Zotero 插件
  • 邀请有礼
  • 套餐&价格
  • 历史记录
应用&插件
Suppr Zotero 插件Zotero 插件浏览器插件Mac 客户端Windows 客户端微信小程序
定价
高级版会员购买积分包购买API积分包
服务
文献检索文档翻译深度研究API 文档MCP 服务
关于我们
关于 Suppr公司介绍联系我们用户协议隐私条款
关注我们

Suppr 超能文献

核心技术专利:CN118964589B侵权必究
粤ICP备2023148730 号-1Suppr @ 2026

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验

使用嵌段共聚物辅助硬掩膜方法制备图形外延全栅环绕硅电路图案化纳米线阵列。

Fabrication of Graphoepitaxial Gate-All-Around Si Circuitry Patterned Nanowire Arrays Using Block Copolymer Assisted Hard Mask Approach.

作者信息

Ghoshal Tandra, Senthamaraikannan Ramsankar, Shaw Matthew T, Lundy Ross, Selkirk Andrew, Morris Michael A

机构信息

School of Chemistry, AMBER and CRANN, Trinity College Dublin, Dublin, Ireland D02 AK60.

Intel Ireland Ltd., Collinstown Industrial Park, Leixlip, Co. Kildare, Ireland W23 CX68.

出版信息

ACS Nano. 2021 Jun 22;15(6):9550-9558. doi: 10.1021/acsnano.0c09232. Epub 2021 May 27.

DOI:10.1021/acsnano.0c09232
PMID:34042425
原文链接:https://pmc.ncbi.nlm.nih.gov/articles/PMC8291765/
Abstract

We demonstrate the fabrication of sub-20 nm gate-all-around silicon (Si) nanowire field effect transistor structures using self-assembly. To create nanopatterned Si feature arrays, a block-copolymer-assisted hard mask approach was utilized using a topographically patterned substrate with well-defined SiN features for graphoepitaxially alignment of the self-assembled patterns. Microphase-separated long-range ordered polystyrene--poly(ethylene oxide) (PS--PEO) block-copolymer-derived dot and line nanopatterns were achieved by a thermo-solvent approach within the substrate topographically defined channels of various widths and lengths. Solvent annealing parameters (temperature, annealing time, .) were varied to achieve the desired patterns. The BCP structures were modified by anhydrous ethanol to facilitate insertion of iron oxide features within the graphoepitaxial trenches that maintained the parent BCP arrangements. Vertical and horizontal ordered Si nanowire structures within trenches were fabricated using the iron oxide features as hard masks in an inductively coupled plasma (ICP) etch process. Cross-sectional micrographs depict wires of persistent width and flat sidewalls indicating the effectiveness of the mask. The aspect ratios could be varied by varying etch times. The sharp boundaries between the transistor components was also examined through the elemental mapping.

摘要

我们展示了使用自组装方法制造20纳米以下的全栅硅(Si)纳米线场效应晶体管结构。为了创建纳米图案化的硅特征阵列,采用了一种嵌段共聚物辅助的硬掩膜方法,使用具有明确氮化硅特征的地形图案化衬底,用于自组装图案的图形外延对准。通过热溶剂方法,在各种宽度和长度的地形限定通道内,实现了微相分离的长程有序聚苯乙烯 - 聚环氧乙烷(PS - PEO)嵌段共聚物衍生的点和线纳米图案。改变溶剂退火参数(温度、退火时间等)以获得所需的图案。通过无水乙醇对BCP结构进行改性,以促进在保持母BCP排列的图形外延沟槽内插入氧化铁特征。在电感耦合等离子体(ICP)蚀刻工艺中,使用氧化铁特征作为硬掩膜,在沟槽内制造垂直和水平有序的硅纳米线结构。横截面显微照片描绘了宽度恒定且侧壁平坦的导线,表明掩膜的有效性。纵横比可以通过改变蚀刻时间来改变。还通过元素映射检查了晶体管组件之间的清晰边界。

https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/4e63fb0133de/nn0c09232_0006.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/284dab5419be/nn0c09232_0007.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/f6c628a6e6b6/nn0c09232_0008.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/8673a62ffeea/nn0c09232_0001.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/ac27767151fa/nn0c09232_0002.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/47d983afe446/nn0c09232_0003.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/21859757f89e/nn0c09232_0004.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/069a2afe60c8/nn0c09232_0005.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/4e63fb0133de/nn0c09232_0006.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/284dab5419be/nn0c09232_0007.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/f6c628a6e6b6/nn0c09232_0008.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/8673a62ffeea/nn0c09232_0001.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/ac27767151fa/nn0c09232_0002.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/47d983afe446/nn0c09232_0003.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/21859757f89e/nn0c09232_0004.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/069a2afe60c8/nn0c09232_0005.jpg
https://cdn.ncbi.nlm.nih.gov/pmc/blobs/a881/8291765/4e63fb0133de/nn0c09232_0006.jpg

相似文献

1
Fabrication of Graphoepitaxial Gate-All-Around Si Circuitry Patterned Nanowire Arrays Using Block Copolymer Assisted Hard Mask Approach.使用嵌段共聚物辅助硬掩膜方法制备图形外延全栅环绕硅电路图案化纳米线阵列。
ACS Nano. 2021 Jun 22;15(6):9550-9558. doi: 10.1021/acsnano.0c09232. Epub 2021 May 27.
2
Development of Ordered, Porous (Sub-25 nm Dimensions) Surface Membrane Structures Using a Block Copolymer Approach.使用嵌段共聚物方法制备有序的、多孔的(尺寸小于25纳米)表面膜结构。
Sci Rep. 2018 May 8;8(1):7252. doi: 10.1038/s41598-018-25446-0.
3
Fabrication of ultra-dense sub-10 nm in-plane Si nanowire arrays by using a novel block copolymer method: optical properties.采用新型嵌段共聚物方法制备亚10纳米超致密面内硅纳米线阵列:光学性质
Nanoscale. 2016 Jan 28;8(4):2177-87. doi: 10.1039/c5nr07085f.
4
Fabrication of Dimensional and Structural Controlled Open Pore, Mesoporous Silica Topographies on a Substrate.在基底上制备尺寸和结构可控的开孔介孔二氧化硅形貌
Nanomaterials (Basel). 2022 Jun 28;12(13):2223. doi: 10.3390/nano12132223.
5
Sub-25 nm Inorganic and Dielectric Nanopattern Arrays on Substrates: A Block Copolymer-Assisted Lithography.基底上小于25纳米的无机和介电纳米图案阵列:一种嵌段共聚物辅助光刻技术
ACS Omega. 2021 Dec 16;6(51):35738-35744. doi: 10.1021/acsomega.1c05124. eCollection 2021 Dec 28.
6
Fabrication of Si and Ge nanoarrays through graphoepitaxial directed hardmask block copolymer self-assembly.通过图形外延定向硬掩模嵌段共聚物自组装制备 Si 和 Ge 纳米阵列。
J Colloid Interface Sci. 2018 Dec 1;531:533-543. doi: 10.1016/j.jcis.2018.06.018. Epub 2018 Jun 30.
7
Fabrication of ordered, large scale, horizontally-aligned si nanowire arrays based on an in situ hard mask block copolymer approach.基于原位硬掩模嵌段共聚物方法制备有序、大规模、水平排列的硅纳米线阵列。
Adv Mater. 2014 Feb 26;26(8):1207-16. doi: 10.1002/adma.201304096. Epub 2013 Nov 26.
8
Solvothermal Vapor Annealing of Lamellar Poly(styrene)-block-poly(d,l-lactide) Block Copolymer Thin Films for Directed Self-Assembly Application.层状聚苯乙烯-聚(丙交酯)嵌段共聚物薄膜的溶剂热汽相退火在定向自组装中的应用。
ACS Appl Mater Interfaces. 2016 Mar;8(12):8295-304. doi: 10.1021/acsami.6b00765. Epub 2016 Mar 17.
9
"In situ" hard mask materials: a new methodology for creation of vertical silicon nanopillar and nanowire arrays.“原位”硬掩模材料:一种用于制备垂直硅纳米柱和纳米线阵列的新方法。
Nanoscale. 2012 Dec 21;4(24):7743-50. doi: 10.1039/c2nr32693k. Epub 2012 Nov 8.
10
Structural Evolution of Nanophase Separated Block Copolymer Patterns in Supercritical CO.超临界二氧化碳中纳米相分离嵌段共聚物图案的结构演变
Nanomaterials (Basel). 2021 Mar 8;11(3):669. doi: 10.3390/nano11030669.

引用本文的文献

1
Morphology Engineering of the Asymmetric PS--P4VP Block Copolymer: From Porous to Nanodot Oxide Structures.不对称聚苯乙烯-聚4-乙烯基吡啶嵌段共聚物的形态工程:从多孔到纳米点氧化物结构
ACS Appl Polym Mater. 2023 Nov 2;5(11):9612-9619. doi: 10.1021/acsapm.3c02120. eCollection 2023 Nov 10.
2
Sub-25 nm Inorganic and Dielectric Nanopattern Arrays on Substrates: A Block Copolymer-Assisted Lithography.基底上小于25纳米的无机和介电纳米图案阵列:一种嵌段共聚物辅助光刻技术
ACS Omega. 2021 Dec 16;6(51):35738-35744. doi: 10.1021/acsomega.1c05124. eCollection 2021 Dec 28.

本文引用的文献

1
Engineering the Kinetics of Directed Self-Assembly of Block Copolymers toward Fast and Defect-Free Assembly.工程化控制嵌段共聚物的定向自组装动力学以实现快速无缺陷组装。
ACS Appl Mater Interfaces. 2018 Jul 11;10(27):23414-23423. doi: 10.1021/acsami.8b05247. Epub 2018 Jun 27.
2
CMOS nanoelectrode array for all-electrical intracellular electrophysiological imaging.用于全电式细胞内电生理成像的 CMOS 纳米电极阵列。
Nat Nanotechnol. 2017 May;12(5):460-466. doi: 10.1038/nnano.2017.3. Epub 2017 Feb 13.
3
Directed Self-Assembly of Block Copolymer Thin Films Using Minimal Topographic Patterns.
使用最小形貌图案对嵌段共聚物薄膜进行定向自组装。
ACS Nano. 2016 Aug 23;10(8):7915-25. doi: 10.1021/acsnano.6b03857. Epub 2016 Jul 18.
4
Fabrication of ordered, large scale, horizontally-aligned si nanowire arrays based on an in situ hard mask block copolymer approach.基于原位硬掩模嵌段共聚物方法制备有序、大规模、水平排列的硅纳米线阵列。
Adv Mater. 2014 Feb 26;26(8):1207-16. doi: 10.1002/adma.201304096. Epub 2013 Nov 26.
5
Size and space controlled hexagonal arrays of superparamagnetic iron oxide nanodots: magnetic studies and application.超顺磁性氧化铁纳米点的尺寸和空间可控六边形阵列:磁性研究与应用
Sci Rep. 2013 Sep 27;3:2772. doi: 10.1038/srep02772.
6
Sub-10 nm feature size PS-b-PDMS block copolymer structures fabricated by a microwave-assisted solvothermal process.通过微波辅助溶剂热工艺制备的亚 10nm 特征尺寸 PS-b-PDMS 嵌段共聚物结构。
ACS Appl Mater Interfaces. 2013 Mar;5(6):2004-12. doi: 10.1021/am302830w. Epub 2013 Mar 7.
7
"In situ" hard mask materials: a new methodology for creation of vertical silicon nanopillar and nanowire arrays.“原位”硬掩模材料:一种用于制备垂直硅纳米柱和纳米线阵列的新方法。
Nanoscale. 2012 Dec 21;4(24):7743-50. doi: 10.1039/c2nr32693k. Epub 2012 Nov 8.
8
High aspect ratio sub-15 nm silicon trenches from block copolymer templates.高纵横比小于 15nm 的硅沟槽结构通过嵌段共聚物模板制备。
Adv Mater. 2012 Nov 8;24(42):5688-94. doi: 10.1002/adma.201202361. Epub 2012 Aug 20.
9
Large scale monodisperse hexagonal arrays of superparamagnetic iron oxides nanodots: a facile block copolymer inclusion method.大尺寸单分散六方排列的超顺磁性氧化铁纳米点:一种简便的嵌段共聚物包含法。
Adv Mater. 2012 May 8;24(18):2390-7. doi: 10.1002/adma.201200357. Epub 2012 Apr 10.
10
Fabrication of silicon oxide nanodots with an areal density beyond 1 teradots inch(-2).制备面密度超过 1 万亿个/平方英寸的氧化硅纳米点。
Adv Mater. 2011 Dec 22;23(48):5755-61. doi: 10.1002/adma.201102964. Epub 2011 Nov 24.