Faculty of Engineering, School of Electrical Engineering, Universiti Teknologi Malaysia, Skudai, Johor, Malaysia.
Department of Electrical Engineering, Diponegoro University, Semarang, Indonesia.
PLoS One. 2021 Jun 14;16(6):e0253289. doi: 10.1371/journal.pone.0253289. eCollection 2021.
Silicene has attracted remarkable attention in the semiconductor research community due to its silicon (Si) nature. It is predicted as one of the most promising candidates for the next generation nanoelectronic devices. In this paper, an efficient non-iterative technique is employed to create the SPICE models for p-type and n-type uniformly doped silicene field-effect transistors (FETs). The current-voltage characteristics show that the proposed silicene FET models exhibit high on-to-off current ratio under ballistic transport. In order to obtain practical digital logic timing diagrams, a parasitic load capacitance, which is dependent on the interconnect length, is attached at the output terminal of the logic circuits. Furthermore, the key circuit performance metrics, including the propagation delay, average power, power-delay product and energy-delay product of the proposed silicene-based logic gates are extracted and benchmarked with published results. The effects of the interconnect length to the propagation delay and average power are also investigated. The results of this work further envisage the uniformly doped silicene as a promising candidate for future nanoelectronic applications.
硅烯因其硅(Si)性质而在半导体研究界引起了极大的关注。它被预测为下一代纳米电子器件最有前途的候选者之一。在本文中,采用了一种有效的非迭代技术来为 p 型和 n 型均匀掺杂硅烯场效应晶体管(FET)创建 SPICE 模型。电流-电压特性表明,所提出的硅烯 FET 模型在弹道传输下表现出高的导通-截止电流比。为了获得实际的数字逻辑时序图,在逻辑电路的输出端附加了一个寄生负载电容,该电容取决于互连长度。此外,还提取了基于所提出的硅烯逻辑门的关键电路性能指标,包括传播延迟、平均功率、功率延迟积和能量延迟积,并与已发表的结果进行了基准测试。还研究了互连长度对传播延迟和平均功率的影响。这项工作的结果进一步设想均匀掺杂硅烯是未来纳米电子应用的有前途的候选者。