Zuo Shi, Zhao Jianzhong, Zhou Yumei
Smart Sensing R & D Centre, Institute of Microelectronics of Chinese Academy of Sciences, Beijing 100029, China.
Institute of Microelectronics, University of Chinese Academy of Sciences, Beijing 100049, China.
Sensors (Basel). 2021 Nov 18;21(22):7648. doi: 10.3390/s21227648.
This paper proposes a hybrid dual path sub-sampling phase-locked loop (SSPLL), including a proportional path (P-path) and an integral path (I-path), with 0.8 V supply voltage. A differential master-slave sampling filter (MSSF), replacing the sub-sampling charge pump (SSCP), composed the P-path to avoid the degraded feature caused by the decreasing of the supply voltage. The I-path is built by a rail-to-rail SSCP to suppress the phase noise of the voltage-controlled oscillator (VCO) and avoid the trouble of locking at the non-zero phase offset (as in type-I PLL). The proposed design is implemented in a 40-nm CMOS process. The measured output frequency range is from 5.3 to 5.9 GHz with 196.5 fs root mean square (RMS) integrated jitter and -251.6 dB FoM.
本文提出了一种混合双路径子采样锁相环(SSPLL),其包括一个比例路径(P路径)和一个积分路径(I路径),电源电压为0.8V。一个差分主从采样滤波器(MSSF)取代了子采样电荷泵(SSCP),构成了P路径,以避免因电源电压降低而导致的性能下降。I路径由一个轨到轨SSCP构建,以抑制压控振荡器(VCO)的相位噪声,并避免在非零相位偏移处锁定的问题(如I型锁相环那样)。所提出的设计采用40nm CMOS工艺实现。测量得到的输出频率范围为5.3至5.9GHz,均方根(RMS)积分抖动为196.5fs,优值为-251.6dB。