Department of ISE, Mangalore Institute of Technology and Engineering, Moodbidri, India.
Karpagam College of Engineering, Coimbatore, India.
J Healthc Eng. 2021 Dec 22;2021:1552641. doi: 10.1155/2021/1552641. eCollection 2021.
Recent advances in electronics and microelectronics have aided the development of low-cost devices that are widely used as well-being or preventive monitoring devices by many people. Remote health monitoring, which includes wearable sensors, actuators, and modern communication and information systems, offers effective programs that allow people to live peacefully in their own homes while also being protected in some way. High-frequency noise, power-line interface, and baseline drift are prevalent during the data-acquisition system of an ECG signal, and they can limit signal understanding. They (noises) must be isolated in order to provide an appropriate diagnostic of the patient. When removing high-frequency components (noise) from an ECG signal with an FIR filter, the critical path delay increases considerably as the filter's duration increases. To reduce high-frequency noise, simple moving average filters with pipelining and look-ahead transformation techniques are extensively used in this study. With the use of pipelining and look-ahead techniques, the only objective is to increase the clock speed of the designs. The moving average filters (conventional and proposed) were created on an Altera Cyclone IV FPGA EP4CE115F29C7 chip using the Quartus II software v13.1 tool. Finally, performance metrics such logic elements, clock speed, and power consumption were compared and studied thoroughly. The recursive pipelined 8-tap MA filter with look-ahead approach outperforms the other designs (685.48 MHz) in this investigation.
近年来,电子和微电子技术的进步促进了低成本设备的发展,这些设备被许多人广泛用作健康或预防监测设备。远程健康监测包括可穿戴传感器、执行器以及现代通信和信息系统,提供了有效的方案,使人们能够在自己的家中和平地生活,同时在某种程度上得到保护。在心电图信号的数据采集系统中,高频噪声、电源线接口和基线漂移很常见,它们会限制对信号的理解。为了提供对患者的适当诊断,必须隔离这些噪声。使用 FIR 滤波器从心电图信号中去除高频成分(噪声)时,随着滤波器持续时间的增加,关键路径延迟会大大增加。为了减少高频噪声,在这项研究中广泛使用具有流水线和超前变换技术的简单移动平均滤波器。使用流水线和超前技术的唯一目的是提高设计的时钟速度。使用 Quartus II 软件 v13.1 工具,在 Altera Cyclone IV FPGA EP4CE115F29C7 芯片上创建了移动平均滤波器(传统和提出的)。最后,对逻辑元件、时钟速度和功耗等性能指标进行了比较和深入研究。在这项研究中,具有超前方法的递归流水线 8 抽头 MA 滤波器的性能优于其他设计(685.48 MHz)。