Ran Shenglong, Huang Zhiyong, Hu Shengdong, Yang Han
Chongqing Engineering Laboratory of High Performance Integrated Circuits, School of Microelectronics and Communication Engineering, Chongqing University, Chongqing 400044, China.
Micromachines (Basel). 2022 Feb 1;13(2):248. doi: 10.3390/mi13020248.
A novel Silicon-Carbide heterojunction U-MOSFET embedded a P-type pillar buried in the drift layer (BP-TMOS) is proposed and simulated in this study. When functioning in the on state, the merged heterojunction structure will control the parasitic body diode, and the switching loss will decrease. Moreover, to lighten the electric field on the gate oxide corner, a high-doped L-shaped P layer near the heterojunction beneath the gate oxide was introduced; thus, the gate oxide reliability improved. A p-type pillar is introduced in the drift layer. The p-type pillar can assistant the drift layer to deplete. Thus, the specific on-resistance for BP-TMOS can be reduced with an increase in the N-drift region's doping concentration. Compared to the traditional SiC MOSFET (C-TMOS), the specific on-resistance decreased by 20.4%, and the breakdown voltage increased by 53.7% for BP-TMOS, respectively. Meanwhile the device exhibits a 55% decrease and a 69.7% decrease for the switching loss and gate to drain charge.
本研究提出并模拟了一种新型的碳化硅异质结U型金属氧化物半导体场效应晶体管(U-MOSFET),其在漂移层中埋入了一个P型柱(BP-TMOS)。在导通状态下工作时,合并的异质结结构将控制寄生体二极管,开关损耗将降低。此外,为了减轻栅极氧化物拐角处的电场,在栅极氧化物下方的异质结附近引入了一个高掺杂的L型P层;因此,栅极氧化物的可靠性得到提高。在漂移层中引入了一个p型柱。该p型柱可以辅助漂移层耗尽。因此,随着N漂移区掺杂浓度的增加,BP-TMOS的比导通电阻可以降低。与传统的碳化硅金属氧化物半导体场效应晶体管(C-TMOS)相比,BP-TMOS的比导通电阻分别降低了20.4%,击穿电压提高了53.7%。同时,该器件的开关损耗和栅极到漏极电荷分别降低了55%和69.7%。