Zhu Shengnan, Liu Tianshi, Fan Junchong, Maddi Hema Lata Rao, White Marvin H, Agarwal Anant K
Department of Electrical and Computer Engineering, The Ohio State University, Columbus, OH 43210, USA.
Materials (Basel). 2022 Aug 30;15(17):5995. doi: 10.3390/ma15175995.
650 V SiC planar MOSFETs with various JFET widths, JFET doping concentrations, and gate oxide thicknesses were fabricated by a commercial SiC foundry on two six-inch SiC epitaxial wafers. An orthogonal P+ layout was used for the 650 V SiC MOSFETs to reduce the ON-resistance. The devices were packaged into open-cavity TO-247 packages for evaluation. Trade-off analysis of the static and dynamic performance of the 650 V SiC power MOSFETs was conducted. The measurement results show that a short JFET region with an enhanced JFET doping concentration reduces specific ON-resistance (Ron,sp) and lowers the gate-drain capacitance (Cgd). It was experimentally shown that a thinner gate oxide further reduces Ron,sp, although with a penalty in terms of increased Cgd. A design with 0.5 μm half JFET width, enhanced JFET doping concentration of 5.5×1016 cm, and thin gate oxide produces an excellent high-frequency figure of merit (HF-FOM) among recently published studies on 650 V SiC devices.
一家商业碳化硅代工厂在两片六英寸碳化硅外延晶圆上制造了具有不同结型场效应晶体管(JFET)宽度、JFET掺杂浓度和栅极氧化层厚度的650V碳化硅平面金属氧化物半导体场效应晶体管(MOSFET)。650V碳化硅MOSFET采用正交P+布局以降低导通电阻。这些器件被封装到开腔TO-247封装中进行评估。对650V碳化硅功率MOSFET的静态和动态性能进行了权衡分析。测量结果表明,具有增强JFET掺杂浓度的短JFET区域可降低比导通电阻(Ron,sp)并降低栅漏电容(Cgd)。实验表明,更薄的栅极氧化层进一步降低了Ron,sp,尽管代价是Cgd增加。在最近发表的关于650V碳化硅器件的研究中,一种具有0.5μm半JFET宽度、增强的JFET掺杂浓度5.5×1016 cm以及薄栅极氧化层的设计产生了优异的高频品质因数(HF-FOM)。