Ma Likuan, Tao Quanyang, Chen Yang, Lu Zheyi, Liu Liting, Li Zhiwei, Lu Donglin, Wang Yiliu, Liao Lei, Liu Yuan
Key Laboratory for Micro-Nano Optoelectronic Devices of Ministry of Education, School of Physics and Electronics, Hunan University, Changsha 410082, China.
Nano Lett. 2023 Sep 13;23(17):8303-8309. doi: 10.1021/acs.nanolett.3c02518. Epub 2023 Aug 30.
Vertical transistors hold promise for the development of ultrascaled transistors. However, their on/off ratios are limited by a strong source-drain tunneling current in the off state, particularly for vertical devices with a sub-5 nm channel length. Here, we report an approach for suppressing the off-state tunneling current by designing the barrier height via a van der Waals metal contact. Via lamination of the Pt electrode on a MoS vertical transistor, a high Schottky barrier is observed due to their large work function difference, thus suppressing direct tunneling currents. Meanwhile, this "low-energy" lamination process ensures an optimized metal/MoS interface with minimized interface states and defects. Together, the highest on/off ratios of 5 × 10 and 10 are realized in vertical transistors with 5 and 2 nm channel lengths, respectively. Our work not only pushes the on/off ratio limit of vertical transistors but also provides a general rule for reducing short-channel effects in ultrascaled devices.
垂直晶体管在超大规模晶体管的发展中具有潜力。然而,它们的开/关比受到关态下强源漏隧穿电流的限制,特别是对于沟道长度小于5nm的垂直器件。在此,我们报告一种通过范德华金属接触设计势垒高度来抑制关态隧穿电流的方法。通过在MoS垂直晶体管上叠层Pt电极,由于它们较大的功函数差,观察到了高肖特基势垒,从而抑制了直接隧穿电流。同时,这种“低能量”叠层工艺确保了具有最小界面态和缺陷的优化金属/MoS界面。综合起来,在沟道长度为5nm和2nm的垂直晶体管中分别实现了高达5×10⁵和10⁶的开/关比。我们的工作不仅突破了垂直晶体管的开/关比限制,还为减少超大规模器件中的短沟道效应提供了通用规则。