Suppr超能文献

在片上系统现场可编程门阵列平台上实现高灵敏度全球导航卫星系统接收机

Implementation of a High-Sensitivity Global Navigation Satellite System Receiver on a System-on-Chip Field-Programmable Gate Array Platform.

作者信息

Majoral Marc, Arribas Javier, Fernández-Prades Carles

机构信息

Centre Tecnològic de Telecomunicacions de Catalunya (CTTC/CERCA), Parc Mediterrani de la Tecnologia, Building B4, Av. Carl Friedrich Gauss 7, 08860 Castelldefels, Spain.

出版信息

Sensors (Basel). 2024 Feb 22;24(5):1416. doi: 10.3390/s24051416.

Abstract

This paper presents the design, proof-of-concept implementation, and preliminary performance assessment of an affordable real-time High-Sensitivity (HS) Global Navigation Satellite System (GNSS) receiver. Specifically tailored to capture and track weak Galileo E1b/c signals, this receiver aims to support research endeavors focused on advancing GNSS signal processing algorithms, particularly in scenarios characterized by pronounced signal attenuation. Leveraging System-on-Chip Field-Programmable Gate Array (SoC-FPGA) technology, this design merges the adaptability of Software Defined Radio (SDR) concepts with the the robust hardware processing capabilities of FPGAs. This innovative approach enhances power efficiency compared to conventional designs relying on general-purpose processors, thereby facilitating the development of embedded software-defined receivers. Within this architecture, we implemented a modular GNSS baseband processing engine, offering a versatile platform for the integration of novel algorithms. The proposed receiver undergoes testing with live signals, showcasing its capability to process GNSS signals even in challenging scenarios with a carrier-to-noise density ratio (C/N0) as low as 20 dB-Hz, while delivering navigation solutions. This work contributes to the advancement of low-cost, high-sensitivity GNSS receivers, providing a valuable tool for researchers engaged in the development, testing, and validation of experimental GNSS signal processing techniques.

摘要

本文介绍了一种经济实惠的实时高灵敏度(HS)全球导航卫星系统(GNSS)接收机的设计、概念验证实现和初步性能评估。该接收机专门针对捕获和跟踪微弱的伽利略E1b/c信号进行了定制,旨在支持专注于推进GNSS信号处理算法的研究工作,特别是在信号衰减明显的场景中。利用片上系统现场可编程门阵列(SoC-FPGA)技术,该设计将软件定义无线电(SDR)概念的适应性与FPGA强大的硬件处理能力相结合。与依赖通用处理器的传统设计相比,这种创新方法提高了功率效率,从而促进了嵌入式软件定义接收机的开发。在该架构中,我们实现了一个模块化的GNSS基带处理引擎,为集成新颖算法提供了一个通用平台。所提出的接收机使用实时信号进行测试,展示了其即使在载波噪声密度比(C/N0)低至20 dB-Hz的具有挑战性的场景中也能处理GNSS信号并提供导航解决方案的能力。这项工作有助于推动低成本、高灵敏度GNSS接收机的发展,为从事实验性GNSS信号处理技术开发、测试和验证的研究人员提供了一个有价值的工具。

https://cdn.ncbi.nlm.nih.gov/pmc/blobs/dede/10935107/7b44f7dbfd86/sensors-24-01416-g001.jpg

文献AI研究员

20分钟写一篇综述,助力文献阅读效率提升50倍。

立即体验

用中文搜PubMed

大模型驱动的PubMed中文搜索引擎

马上搜索

文档翻译

学术文献翻译模型,支持多种主流文档格式。

立即体验