Hong Tae Yeong, Kim Sarah Eunkyung, Park Jong Kyung, Hong Seul Ki
Department of Semiconductor Engineering, Seoul National University of Science & Technology, Seoul 01811, Republic of Korea.
Micromachines (Basel). 2024 Sep 28;15(10):1207. doi: 10.3390/mi15101207.
As the demand for high-density, high-performance technologies in semiconductor systems increases, efforts are being made to mitigate and optimize the issues of high current density and heat generation within interconnects to ensure reliability. While interconnects are the most fundamental pathways for transmitting current signals, there has been relatively little research conducted on them compared to individual unit devices from the perspective of overall system performance. However, as integration density increases, the amount of loss in interconnects also rises, necessitating research and development to minimize these losses. In this study, we propose a method to analyze power efficiency by utilizing the differences between simulation results and measured results of interconnect structures. We confirmed that the difference between theoretical resistance values and actual measured values varies with the contact area ratio between metal lines and vias, and we analyzed the power efficiency based on these differences. Using the findings, we proposed and validated a structure that can improve power efficiency. This study presents a method to analyze power efficiency and suggests ways to achieve higher power efficiency within the limited specifications of interconnects. This contributes to enhancing power efficiency and ensuring reliability, thereby preserving the performance of the overall system in highly integrated semiconductor systems.
随着半导体系统中对高密度、高性能技术的需求不断增加,人们正在努力减轻并优化互连中的高电流密度和发热问题,以确保可靠性。虽然互连是传输电流信号的最基本路径,但从整个系统性能的角度来看,与单个单元器件相比,对它们的研究相对较少。然而,随着集成密度的增加,互连中的损耗量也会上升,因此需要进行研发以尽量减少这些损耗。在本研究中,我们提出了一种利用互连结构的模拟结果与测量结果之间的差异来分析功率效率的方法。我们证实,理论电阻值与实际测量值之间的差异会随着金属线与过孔之间的接触面积比而变化,并且我们基于这些差异分析了功率效率。利用这些发现,我们提出并验证了一种可以提高功率效率的结构。本研究提出了一种分析功率效率的方法,并提出了在互连的有限规格内实现更高功率效率的方法。这有助于提高功率效率并确保可靠性,从而在高度集成的半导体系统中保持整个系统的性能。