Suppr超能文献

通过将单光子雪崩二极管与BiCMOS门控电路集成来减少雪崩积累时间。

Reducing Avalanche Build-Up Time by Integrating a Single-Photon Avalanche Diode with a BiCMOS Gating Circuit.

作者信息

Goll Bernhard, Saadi Nejad Mehran, Schneider-Hornstein Kerstin, Zimmermann Horst

机构信息

Institute of Electrodynamics, Microwave and Circuit Engineering, TU Wien, Gusshausstrasse 25/E354-02, A-1040 Wien, Austria.

出版信息

Sensors (Basel). 2024 Nov 28;24(23):7598. doi: 10.3390/s24237598.

Abstract

It is shown that the integration of a single-photon avalanche diode (SPAD) together with a BiCMOS gating circuit on one chip reduces the parasitic capacitance a lot and therefore reduces the avalanche build-up time. The capacitance of two bondpads, which are necessary for the connection of an SPAD chip and a gating chip, are eliminated by the integration. The gating voltage transients of the SPAD are measured using an integrated mini-pad and a picoprobe. Furthermore, the gating voltage transients of a CMOS gating circuit and of the BiCMOS gating circuit are compared for the same integrated SPAD. The extension of the 0.35 μm CMOS process by an NPN transistor process module enabled the BiCMOS gating circuit. The avalanche build-up time of the SPAD is reduced to 1.6 ns due to the integration compared to about 3 ns for a wire-bonded off-chip SPAD using the same n+ and p-well as well as the same 0.35 μm technology.

摘要

结果表明,将单光子雪崩二极管(SPAD)与BiCMOS门控电路集成在同一芯片上可大幅降低寄生电容,从而缩短雪崩建立时间。通过集成消除了SPAD芯片与门控芯片连接所需的两个键合焊盘的电容。利用集成微型焊盘和皮秒探针测量了SPAD的门控电压瞬变。此外,针对同一集成SPAD,比较了CMOS门控电路和BiCMOS门控电路的门控电压瞬变。通过NPN晶体管工艺模块扩展0.35μm CMOS工艺实现了BiCMOS门控电路。与使用相同n+和p阱以及相同0.35μm技术的片外引线键合SPAD的约3ns相比,由于集成,SPAD的雪崩建立时间缩短至1.6ns。

https://cdn.ncbi.nlm.nih.gov/pmc/blobs/ee75/11644643/6b5d7a977fb4/sensors-24-07598-g001.jpg

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验