Cheng Yu, Liu Jionghan, Wang Xiyuan, Hou Hongyu, Jiang Qian, Chang Yuchun
School of Integrated Circuits, Dalian University of Technology, Dalian 116000, China.
Sensors (Basel). 2025 Jan 4;25(1):252. doi: 10.3390/s25010252.
The nonlinearity problem of digital pixels restricts the reduction in power consumption at the pixel-level circuit. The main cause of nonlinearity is discussed in this article and low power consumption is attained by reducing the static current in capacitive transimpedance amplifiers (CTIAs) and comparators. Linearity was successfully improved through the use of an off-chip calibration method. A 64 × 64 array prototype digital readout integrated circuit (DROIC) was fabricated using a 0.18 μm 1P6M CMOS process. Experimental results indicated that the post-calibration linearity reached 99.6% with an input current of up to 1.5 μA. The static power consumption per digital pixel was 6 μW.
数字像素的非线性问题限制了像素级电路功耗的降低。本文讨论了非线性的主要原因,并通过降低电容跨阻放大器(CTIA)和比较器中的静态电流来实现低功耗。通过使用片外校准方法成功提高了线性度。采用0.18μm 1P6M CMOS工艺制造了一个64×64阵列原型数字读出集成电路(DROIC)。实验结果表明,校准后的线性度在输入电流高达1.5μA时达到99.6%。每个数字像素的静态功耗为6μW。