Hu Douming, Yao Libin, Chen Nan, Zhang Jiqing, Zhong Shengyou, Mao Wenbiao, Zhu Fang, Zhang Juan
Kunming Institute of Physics, Kunming 650223, China.
Sensors (Basel). 2024 Jun 5;24(11):3653. doi: 10.3390/s24113653.
This paper presents a 14-bit hybrid column-parallel compact analog-to-digital converter (ADC) for the application of digital infrared focal plane arrays (IRFPAs) with compromised power and speed performance. The proposed hybrid ADC works in two phases: in the first phase, a 7-bit successive approximation register (SAR) ADC performs coarse quantization; in the second phase, a 7-bit single-slope (SS) ADC performs fine quantization to complete the residue voltage conversion. In this work, the number of unit capacitors is reduced to 1/128th of that of a conventional 14-bit SAR ADC, which is beneficial for the application of small pixel-pitch IRFPAs. In this work, a tradeoff segmented thermometer-coded digital-to-analog converter (DAC) is adopted in the first 7-bit coarse quantization process: the lower 3-bit is binary coded, and the upper 4-bit is thermometer coded. A thermometer-coded DAC can improve the linearity of ADC. Capacitor array matching can be incredibly relaxed compared with a binary-weight 14-bit SAR ADC, resulting in a noncalibration feature. Moreover, by sharing DAC and comparator analog circuits between the SAR ADC and the SS ADC, the power consumption and layout area are consequently reduced. The proposed hybrid ADC was fabricated using a 180 nm CMOS process. The measurement results show that the proposed ADC has a differential nonlinearity of -0.61/+0.84 LSB and a sampling rate of 120 kS/s. The developed ADC achieves a temporal noise of 1.7 LSBrms at a temperature of 77 K. In addition, the SNDR is 72.9 dB, and the ENOB is 11.82 bit, respectively. Total power consumption is 71 μW from supply voltages of 3.3 V (analog) and 1.8 V (digital).
本文提出了一种14位混合列并行紧凑型模数转换器(ADC),用于数字红外焦平面阵列(IRFPA),其功耗和速度性能有所折衷。所提出的混合ADC分两个阶段工作:在第一阶段,一个7位逐次逼近寄存器(SAR)ADC进行粗量化;在第二阶段,一个7位单斜率(SS)ADC进行细量化以完成残余电压转换。在这项工作中,单位电容的数量减少到传统14位SAR ADC的1/128,这有利于小像素间距IRFPA的应用。在这项工作中,在第一个7位粗量化过程中采用了权衡分段温度计编码数模转换器(DAC):低3位采用二进制编码,高4位采用温度计编码。温度计编码的DAC可以提高ADC的线性度。与二进制加权14位SAR ADC相比,电容阵列匹配可以极大地放宽,从而具有无需校准的特性。此外,通过在SAR ADC和SS ADC之间共享DAC和比较器模拟电路,功耗和布局面积因此得以减少。所提出的混合ADC采用180 nm CMOS工艺制造。测量结果表明,所提出的ADC具有-0.61/+0.84 LSB的差分非线性和120 kS/s的采样率。所开发的ADC在77 K温度下实现了1.7 LSBrms的时间噪声。此外,SNDR分别为72.9 dB,ENOB为11.82位。在3.3 V(模拟)和1.8 V(数字)的电源电压下,总功耗为71 μW。