Department of Electrical and Computer Engineering, George Mason University, Fairfax, VA 22030, USA.
Nanotechnology. 2011 Jun 24;22(25):254020. doi: 10.1088/0957-4484/22/25/254020. Epub 2011 May 16.
We report the fabrication, characterization and simulation of Si nanowire SONOS-like non-volatile memory with HfO(2) charge trapping layers of varying thicknesses. The memory cells, which are fabricated by self-aligning in situ grown Si nanowires, exhibit high performance, i.e. fast program/erase operations, long retention time and good endurance. The effect of the trapping layer thickness of the nanowire memory cells has been experimentally measured and studied by simulation. As the thickness of HfO(2) increases from 5 to 30 nm, the charge trap density increases as expected, while the program/erase speed and retention remain the same. These data indicate that the electric field across the tunneling oxide is not affected by HfO(2) thickness, which is in good agreement with simulation results. Our work also shows that the Omega gate structure improves the program speed and retention time for memory applications.
我们报告了具有不同厚度的 HfO(2) 电荷俘获层的 Si 纳米线 SONOS 型非易失性存储器的制造、特性分析和模拟。通过自对准原位生长的 Si 纳米线制造的存储单元表现出高性能,即快速编程/擦除操作、长保持时间和良好的耐久性。实验测量和模拟研究了纳米线存储单元的俘获层厚度的影响。当 HfO(2) 的厚度从 5nm 增加到 30nm 时,正如预期的那样,电荷俘获密度增加,而编程/擦除速度和保持时间保持不变。这些数据表明,隧穿氧化物中的电场不受 HfO(2)厚度的影响,这与模拟结果非常吻合。我们的工作还表明,Omega 栅结构改善了存储器应用的编程速度和保持时间。