Wang Hai, Zhang Min, Yao Qin
IEEE Trans Ultrason Ferroelectr Freq Control. 2013 Sep;60(9):1787-95. doi: 10.1109/TUFFC.2013.2764.
Time-to-digital converters (TDC) implemented in a single field-programmable gate array (FPGA) chip which overcome the difficulties found in other FPGA-based TDCs are proposed in this paper. Emphasis is placed on the construction of two delay lines with a good delay consistency, as well as a minimum delay difference by which the measurement resolution can be improved and measurement error can be reduced. A modified vernier delay line structure is introduced which abandoned special delay elements and directly used FPGA internal routing resources to generate the cell delay. To get a good consistency for the system, manual placement and manual routing are used to standardize the delays. The resolution of the system is 9 ps and the standard deviation is less than 1 least significant bit (LSB) within the whole measurement range. The corrected differential nonlinearity is as low as 0.11 LSB. Experiments showed that the proposed system features high accuracy, low cost, and high stability.
本文提出了一种在单个现场可编程门阵列(FPGA)芯片中实现的时间数字转换器(TDC),它克服了其他基于FPGA的TDC中存在的困难。重点在于构建两条具有良好延迟一致性以及最小延迟差的延迟线,借此提高测量分辨率并降低测量误差。引入了一种改进的游标延迟线结构,该结构摒弃了特殊延迟元件,直接利用FPGA内部布线资源来产生单元延迟。为使系统具有良好的一致性,采用手动布局和手动布线来规范延迟。该系统的分辨率为9皮秒,在整个测量范围内标准偏差小于1个最低有效位(LSB)。校正后的微分非线性低至0.11 LSB。实验表明,所提出的系统具有高精度、低成本和高稳定性的特点。