Devi T Kalavathi, Palaniappan Sakthivel
Department of EIE, Kongu Engineering College, Perundurai, Tamil Nadu 638052, India.
Department of EEE, Velalar College of Engineering and Technology, Erode, Tamil Nadu 638012, India.
ScientificWorldJournal. 2015;2015:621012. doi: 10.1155/2015/621012. Epub 2015 Oct 7.
Convolutional codes are comprehensively used as Forward Error Correction (FEC) codes in digital communication systems. For decoding of convolutional codes at the receiver end, Viterbi decoder is often used to have high priority. This decoder meets the demand of high speed and low power. At present, the design of a competent system in Very Large Scale Integration (VLSI) technology requires these VLSI parameters to be finely defined. The proposed asynchronous method focuses on reducing the power consumption of Viterbi decoder for various constraint lengths using asynchronous modules. The asynchronous designs are based on commonly used Quasi Delay Insensitive (QDI) templates, namely, Precharge Half Buffer (PCHB) and Weak Conditioned Half Buffer (WCHB). The functionality of the proposed asynchronous design is simulated and verified using Tanner Spice (TSPICE) in 0.25 µm, 65 nm, and 180 nm technologies of Taiwan Semiconductor Manufacture Company (TSMC). The simulation result illustrates that the asynchronous design techniques have 25.21% of power reduction compared to synchronous design and work at a speed of 475 MHz.
卷积码在数字通信系统中被广泛用作前向纠错(FEC)码。在接收机端对卷积码进行解码时,维特比译码器通常具有较高的优先级。该译码器满足了高速和低功耗的要求。目前,在超大规模集成电路(VLSI)技术中设计一个合格的系统需要精确地定义这些VLSI参数。所提出的异步方法专注于使用异步模块来降低不同约束长度下维特比译码器的功耗。异步设计基于常用的准延迟不敏感(QDI)模板,即预充电半缓冲器(PCHB)和弱条件半缓冲器(WCHB)。所提出的异步设计的功能在台积电0.25μm、65nm和180nm技术的Tanner Spice(TSPICE)中进行了仿真和验证。仿真结果表明,与同步设计相比,异步设计技术可降低25.21%的功耗,并且工作速度为475MHz。