• 文献检索
  • 文档翻译
  • 深度研究
  • 学术资讯
  • Suppr Zotero 插件Zotero 插件
  • 邀请有礼
  • 套餐&价格
  • 历史记录
应用&插件
Suppr Zotero 插件Zotero 插件浏览器插件Mac 客户端Windows 客户端微信小程序
定价
高级版会员购买积分包购买API积分包
服务
文献检索文档翻译深度研究API 文档MCP 服务
关于我们
关于 Suppr公司介绍联系我们用户协议隐私条款
关注我们

Suppr 超能文献

核心技术专利:CN118964589B侵权必究
粤ICP备2023148730 号-1Suppr @ 2026

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验

构建用于多级电荷存储的硒化铟范德华界面

Engineering an Indium Selenide van der Waals Interface for Multilevel Charge Storage.

作者信息

Lu Yi-Ying, Peng Yu-Ting, Huang Yan-Ting, Chen Jia-Ni, Jhou Jie, Lan Liang-Wei, Jian Shi-Hao, Kuo Chien-Cheng, Hsieh Shang-Hsien, Chen Chia-Hao, Sankar Raman, Chou Fang-Cheng

机构信息

Department of Physics, National Sun Yat-Sen University, Kaohsiung 80424, Taiwan.

National Synchrotron Radiation Research Center, Hsinchu 30076, Taiwan.

出版信息

ACS Appl Mater Interfaces. 2021 Jan 27;13(3):4618-4625. doi: 10.1021/acsami.0c16336. Epub 2021 Jan 14.

DOI:10.1021/acsami.0c16336
PMID:33445863
Abstract

As the continuous miniaturization of floating-gate transistors approaches a physical limit, new innovations in device architectures, working principles, and device materials are in high demand. This study demonstrated a nonvolatile memory structure with multilevel data storage that features a van der Waals gate architecture made up of a partially oxidized surface layer/indium selenide (InSe) van der Waals interface. The key functionality of this proof-of-concept device is provided through the generation of charge-trapping sites via an indirect oxygen plasma treatment on the InSe surface layer. In contrast to floating-gate nonvolatile memory, these sites have the ability to retain charge without the help of a gate dielectric. Together with the layered structure, the surface layer with charge-trapping sites facilitates continual electrostatic doping in the underlying InSe layers. The van der Waals gating effect is further supported by trapped charge-induced core-level energy shifts and relative work function variations obtained from operando scanning X-ray photoelectron spectroscopy and Kelvin probe microscopy, respectively. On modulating the amount of electric field-induced trapped electrons by the electrostatic gate potential, eight distinct storage states remained over 3000 s. Moreover, the device exhibits a high current switching ratio of 10 within 11 cycles. The demonstrated characteristics suggest that the engineering of an InSe interface has potential applications for nonvolatile memory.

摘要

随着浮栅晶体管的持续小型化接近物理极限,对器件架构、工作原理和器件材料的新创新需求迫切。本研究展示了一种具有多级数据存储功能的非易失性存储器结构,其特征在于由部分氧化的表面层/硒化铟(InSe)范德华界面组成的范德华栅极架构。该概念验证器件的关键功能是通过在InSe表面层上进行间接氧等离子体处理产生电荷俘获位点来实现的。与浮栅非易失性存储器不同,这些位点能够在没有栅极电介质帮助的情况下保持电荷。与分层结构一起,具有电荷俘获位点的表面层促进了在下面的InSe层中的连续静电掺杂。分别从操作扫描X射线光电子能谱和开尔文探针显微镜获得的俘获电荷诱导的芯能级能量位移和相对功函数变化进一步支持了范德华门控效应。通过静电栅极电位调制电场诱导的俘获电子量,八个不同的存储状态在3000秒以上保持稳定。此外,该器件在11个周期内表现出高达10的高电流开关比。所展示的特性表明,InSe界面工程在非易失性存储器方面具有潜在应用。

相似文献

1
Engineering an Indium Selenide van der Waals Interface for Multilevel Charge Storage.构建用于多级电荷存储的硒化铟范德华界面
ACS Appl Mater Interfaces. 2021 Jan 27;13(3):4618-4625. doi: 10.1021/acsami.0c16336. Epub 2021 Jan 14.
2
Molecular-Scale Characterization of Photoinduced Charge Separation in Mixed-Dimensional InSe-Organic van der Waals Heterostructures.混合维度InSe-有机范德华异质结构中光致电荷分离的分子尺度表征
ACS Nano. 2020 Mar 24;14(3):3509-3518. doi: 10.1021/acsnano.9b09661. Epub 2020 Feb 25.
3
Photoinduced Multi-Bit Nonvolatile Memory Based on a van der Waals Heterostructure with a 2D-Perovskite Floating Gate.基于具有二维钙钛矿浮栅的范德华异质结构的光致多位非易失性存储器。
Adv Mater. 2022 May;34(19):e2110278. doi: 10.1002/adma.202110278. Epub 2022 Apr 4.
4
Oxidation-boosted charge trapping in ultra-sensitive van der Waals materials for artificial synaptic features.用于人工突触特性的超灵敏范德瓦尔斯材料中的氧化增强电荷俘获。
Nat Commun. 2020 Jun 12;11(1):2972. doi: 10.1038/s41467-020-16766-9.
5
Enhancement of Carrier Mobility in Multilayer InSe Transistors by van der Waals Integration.通过范德华集成提高多层InSe晶体管中的载流子迁移率
Nanomaterials (Basel). 2024 Feb 19;14(4):382. doi: 10.3390/nano14040382.
6
Interfacial Charge Transfer and Gate-Induced Hysteresis in Monochalcogenide InSe/GaSe Heterostructures.单硫属化物InSe/GaSe异质结构中的界面电荷转移与栅极诱导滞后现象
ACS Appl Mater Interfaces. 2020 Oct 14;12(41):46854-46861. doi: 10.1021/acsami.0c09635. Epub 2020 Oct 5.
7
Double-Floating-Gate van der Waals Transistor for High-Precision Synaptic Operations.双浮栅范德华晶体管用于高精度突触运算。
ACS Nano. 2023 Apr 25;17(8):7384-7393. doi: 10.1021/acsnano.2c11538. Epub 2023 Apr 13.
8
Gate-Defined Quantum Confinement in InSe-Based van der Waals Heterostructures.基于 InSe 的范德瓦尔斯异质结构中的栅极定义量子限制。
Nano Lett. 2018 Jun 13;18(6):3950-3955. doi: 10.1021/acs.nanolett.8b01376. Epub 2018 May 21.
9
Atomic insights into the influence of Bi doping on the optical properties of two-dimensional van der Waals layered InSe.Bi掺杂对二维范德华层状InSe光学性质影响的原子尺度洞察
J Phys Condens Matter. 2022 Mar 31;34(22). doi: 10.1088/1361-648X/ac5e07.
10
Two-Dimensional Covalent Crystals by Chemical Conversion of Thin van der Waals Materials.通过范德华薄材料的化学转化制备二维共价晶体
Nano Lett. 2019 Sep 11;19(9):6475-6481. doi: 10.1021/acs.nanolett.9b02700. Epub 2019 Aug 26.