Antolini Alessio, Franchi Scarselli Eleonora, Gnudi Antonio, Carissimi Marcella, Pasotti Marco, Romele Paolo, Canegallo Roberto
Electrical, Electronic and Information Engineering Department "Guglielmo Marconi", University of Bologna, Viale Risorgimento 2, 40123 Bologna, Italy.
STMicroelectronics, 20864 Agrate Brianza, Italy.
Materials (Basel). 2021 Mar 26;14(7):1624. doi: 10.3390/ma14071624.
In this paper, a thorough characterization of phase-change memory (PCM) cells was carried out, aimed at evaluating and optimizing their performance as enabling devices for analog in-memory computing (AIMC) applications. Exploiting the features of programming pulses, we discuss strategies to reduce undesired phenomena that afflict PCM cells and are particularly harmful in analog computations, such as low-frequency noise, time drift, and cell-to-cell variability of the conductance. The test vehicle is an embedded PCM (ePCM) provided by STMicroelectronics and designed in 90-nm smart power BCD technology with a Ge-rich Ge-Sb-Te (GST) alloy for automotive applications. On the basis of the results of the characterization of a large number of cells, we propose an iterative algorithm to allow multi-level cell conductance programming, and its performances for AIMC applications are discussed. Results for a group of 512 cells programmed with four different conductance levels are presented, showing an initial conductance spread under 6%, relative current noise less than 9% in most cases, and a relative conductance drift of 15% in the worst case after 14 h from the application of the programming sequence.
在本文中,对相变存储器(PCM)单元进行了全面表征,旨在评估和优化其作为模拟内存计算(AIMC)应用使能器件的性能。利用编程脉冲的特性,我们讨论了减少困扰PCM单元且在模拟计算中特别有害的不良现象的策略,如低频噪声、时间漂移和电导的单元间变化。测试载体是意法半导体提供的嵌入式PCM(ePCM),采用90纳米智能功率BCD技术设计,具有用于汽车应用的富锗锗锑碲(GST)合金。基于大量单元的表征结果,我们提出了一种迭代算法以实现多级单元电导编程,并讨论了其在AIMC应用中的性能。给出了用四种不同电导水平编程的一组512个单元的结果,显示初始电导分散在6%以下,在大多数情况下相对电流噪声小于9%,并且在施加编程序列14小时后,最坏情况下相对电导漂移为15%。