Suppr超能文献

基于65纳米CMOS技术的第二代电压传输器的高增益、低噪声和功率跨阻放大器。

High Gain, Low Noise and Power Transimpedance Amplifier Based on Second Generation Voltage Conveyor in 65 nm CMOS Technology.

作者信息

García-Montesdeoca José C, Montiel-Nelson Juan A, Sosa Javier

机构信息

Institute for Applied Microelectronics, University of Las Palmas de Gran Canaria, 35017 Las Palmas de Gran Canaria, Spain.

出版信息

Sensors (Basel). 2022 Aug 11;22(16):5997. doi: 10.3390/s22165997.

Abstract

A transimpedance amplifier (TIA) based on a voltage conveyor structure designed for high gain, low noise, low distortion, and low power consumption is presented in this work. Following a second-generation voltage conveyor topology, the current and voltage blocks are a regulated cascode amplifier and a down converter buffer, respectively. The proposed voltage buffer is designed for low distortion and low power consumption, whereas the regulated cascode is designed for low noise and high gain. The resulting TIA was fabricated in 65 nm CMOS technology for logic and mixed-mode designs, using low-threshold voltage transistors and a supply voltage of ±1.2 V. It exhibited a 52 dBΩ transimpedance gain and a 1.1 GHz bandwidth, consuming 55.3 mW using a ±1.2 V supply. Our preamplifier stage, based on a regulated cascode, was designed considering detector capacitance, bonding wire, and packaging capacitance. The voltage buffer was designed for low-power consumption and low distortion. The measured input-referred noise of the TIA was 22 pA/√Hz. The obtained total harmonic distortion of the TIA was close to 5%. In addition, the group delay is constant for the considered bandwidth. Comparisons against published results in terms of area (A), power consumption (P), bandwidth (BW), transimpedance gain (G), and noise (N) are were performed. Both figures of merit FoMs-the ratio √ (G × BW) and P × A-and FoM/N values demostrated the advantages of the proposed approach.

摘要

本文介绍了一种基于电压传输器结构的跨阻放大器(TIA),该放大器专为高增益、低噪声、低失真和低功耗而设计。遵循第二代电压传输器拓扑结构,电流块和电压块分别是一个稳压共源共栅放大器和一个下变频缓冲器。所提出的电压缓冲器专为低失真和低功耗而设计,而稳压共源共栅放大器则专为低噪声和高增益而设计。所得的TIA采用65纳米CMOS技术制造,用于逻辑和混合模式设计,使用低阈值电压晶体管和±1.2伏的电源电压。它表现出52分贝欧姆的跨阻增益和1.1吉赫兹的带宽,使用±1.2伏电源时功耗为55.3毫瓦。我们基于稳压共源共栅的前置放大器阶段在设计时考虑了探测器电容、键合线和封装电容。电压缓冲器的设计目标是低功耗和低失真。所测得的TIA的输入参考噪声为22皮安/√赫兹。所获得的TIA的总谐波失真接近5%。此外,在所考虑的带宽内群延迟是恒定的。对已发表结果在面积(A)、功耗(P)、带宽(BW)、跨阻增益(G)和噪声(N)方面进行了比较。两个品质因数FoM——√(G×BW)与P×A的比值——以及FoM/N值都证明了所提方法的优势。

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验